Agenda Last Year’s Mission The Road Ahead Summary.

Slides:



Advertisements
Similar presentations
VHDL Design of Multifunctional RISC Processor on FPGA
Advertisements

Xilinx CPLDs and FPGAs Module F2-1. CPLDs and FPGAs XC9500 CPLD XC4000 FPGA Spartan FPGA Spartan II FPGA Virtex FPGA.
Configurable System-on-Chip: Xilinx EDK
Programmable logic and FPGA
Engineering 1040: Mechanisms & Electric Circuits Fall 2011 Introduction to Embedded Systems.
Using Programmable Logic to Accelerate DSP Functions 1 Using Programmable Logic to Accelerate DSP Functions “An Overview“ Greg Goslin Digital Signal Processing.
Xilinx at Work in Hot New Technologies ® Spartan-II 64- and 32-bit PCI Solutions Below ASSP Prices January
Xilinx Programmable Logic Development Systems Foundation ISE version 3
Programmable Solutions in Video Capture/Editing. Overview  Xilinx - Industry Leader in FPGAs/CPLDs High-density, high-speed, programmable, low cost logic.
1 Programmable logic leader covers the playing field for high-performance, low-cost, high-density September 1998 Xilinx set to penetrate new markets with.
Highest Performance Programmable DSP Solution September 17, 2015.
© 2003 Xilinx, Inc. All Rights Reserved CORE Generator System.
Exercise 2 The Motherboard
Xilinx CPLDs Low Cost Solutions At All Voltages. 0.35u CPLD Product Portfolio Complete Solutions for all Markets 0.18u 0.25u XC9500XL 3.3V 5.0 ns t PD.
® Introducing the Xilinx Spartan Series High Performance, Low Cost FPGAs with on-chip SelectRAM Memory.
Section II Basic PLD Architecture. Section II Agenda  Basic PLD Architecture —XC9500 and XC4000 Hardware Architectures —Foundation and Alliance Series.
Spartan-II Memory Controller For QDR SRAMs Lobby Pitch February 2000 ®
® Programmable Solutions in ISDN Modems. ® Overview  Xilinx - Industry Leader in FPGAs/CPLDs —High-density, high-speed, programmable,
Design Verification An Overview. Powerful HDL Verification Solutions for the Industry’s Highest Density Devices  What is driving the FPGA Verification.
May 17, USB Semiconductor IP How to Integrate USB into Your Design Eric Huang inSilicon Corporation.
Spartan Series FPGAs. Introducing the Xilinx Spartan Series  New Xilinx solution for high-volume applications  No compromises Performance, RAM, Cores,
Xilinx Programmable Logic Design Solutions Version 2.1i Designing the Industry’s First 2 Million Gate FPGA Drop-In 64 Bit / 66 MHz PCI Design.
J. Christiansen, CERN - EP/MIC
® SPARTAN Series High Volume System Solution. ® Spartan/XL Estimated design size (system gates) 30K 5K180K XC4000XL/A XC4000XV Virtex S05/XL.
® Programmable Solutions in Digital Modems. ® Overview  Xilinx - Industry Leader in FPGAs/CPLDs —High-density, high-speed, programmable,
® Spartan-II High Volume Solutions Overview. ® High Performance System Features Software and Cores Smallest Die Size Lowest Possible Cost.
® Additional Spartan-XL Features. ® Family Highlights  Spartan (5.0 Volt) family introduced in Jan. 98 —Fabricated on advanced 0.5µ process.
1 Abstract & Main Goal המעבדה למערכות ספרתיות מהירות High speed digital systems laboratory The focus of this project was the creation of an analyzing device.
Introduction to FPGA Created & Presented By Ali Masoudi For Advanced Digital Communication Lab (ADC-Lab) At Isfahan University Of technology (IUT) Department.
Last Year’s Mission Accomplished
Xilinx Programmable Logic Development Systems Alliance Series version 3.
Xilinx Academy 1 IP for Xilinx Academy Training Core Solutions: Products:
BR 1/991 Issues in FPGA Technologies Complexity of Logic Element –How many inputs/outputs for the logic element? –Does the basic logic element contain.
EE3A1 Computer Hardware and Digital Design
HardWireTM FpgASIC The Superior ASIC Solution
EKT303/4 PRINCIPLES OF PRINCIPLES OF COMPUTER ARCHITECTURE (PoCA)
Academy - Xilinx DSP Page 1 Academy - Xilinx DSP Page 2 Existing DSP Solutions Fixed function DSP devices ASICs Standard DSP processors (only programmable.
“Supporting the Total Product Life Cycle”
® /1 The E is the Edge. ® /2 Density Leadership Virtex XCV1000 Density (system gates) 10M Gates In 2002 Virtex-E.
Tools - LogiBLOX - Chapter 5 slide 1 FPGA Tools Course The LogiBLOX GUI and the Core Generator LogiBLOX L BX.
HDLC Controller Solutions with Spartan-II FPGAs for $4 February 2000 File Number Here ®
CORE Generator System V3.1i
® Xilinx XC9500 CPLDs. ®  High performance —t PD = 5ns, f SYS = 178MHz  36 to 288 macrocell densities  Lowest price, best value CPLD.
Survey of Reconfigurable Logic Technologies
Xilinx Academy 4/98 1 Xilinx Software Solutions Xilinx Academy November, 1998.
Ready to Use Programmable Logic Design Solutions.
Redefining the FPGA. SSTL3 1x CLK 2x CLK LVTTL LVCMOS GTL+ Virtex as a System Component 2x CLK SDRAM Backplane Logic Translators Custom Logic Clock Mgmt.
© 2005 Xilinx, Inc. All Rights Reserved This material exempt per Department of Commerce license exception TSU CORE Generator System.
1 2/1/99 Confidential Selling Xilinx Software vs. Altera Xilinx Academy February 24th, 1999.
Altera Technical Solutions Seminar Schedule OpeningIntroduction FLEX ® 10KE Devices APEX ™ 20K & Quartus ™ Overview Design Integration EDA Integration.
Redefining the FPGA. SSTL3 1x CLK 2x CLK LVTTL LVCMOS GTL+ Virtex as a System Component 2x CLK SDRAM Backplane Logic Translators Custom Logic Clock Mgmt.
Issues in FPGA Technologies
Programmable Logic Devices
Xilinx Alliance Series
The Complete Solution for Cost-Effective PCI & CompactPCI Implementations 1.
Xilinx Ready to Use Design Solutions
Spartan-II + Soft IP = Programmable ASSP
XC4000E Series Xilinx XC4000 Series Architecture 8/98
A Digital Signal Prophecy The past, present and future of programmable DSP and the effects on high performance applications Continuing technology enhancements.
XILINX CPLDs The Total ISP Solution
Xilinx “The Programmable Logic Company”
XC9500XL New 3.3v ISP CPLDs.
XILINX CPLDs The Total ISP Solution
The performance requirements for DSP applications continue to grow and the traditional solutions do not adequately address this new challenge Paradigm.
Software Vision To Provide Designers The Advantages of….
Partnerships for Complete Programmable Logic Solutions
Win with HDL Slide 4 System Level Design
Xilinx CPLD Software Solutions
HardWireTM FpgASIC The Superior ASIC Solution
Xilinx Alliance Series
Presentation transcript:

Agenda Last Year’s Mission The Road Ahead Summary

Last Year’s Mission Accomplished Feature Size (micron) v 3.3v 2.5v 1.8v 1.3v 4Process Leadership 4Density Leadership 4Performance Leadership 4Price & Value Leadership 4Software Leadership

Transistor Count (millions) XC40125XV XC40150XV XC40250XV 0.25u Process Virtex 1 Million Gate Q984Q97 3Q98 4Q98 1Q98 Process Leadership “samples today”

Density Leadership XC4085XL XC40125XV Virtex Density (system gates) 10M Gates In 2002 Virtex II 10 Million System Gates in 2002! XC40250XV 10M 2M 1M 250k 180k 500k

4 Distributed Dual Port RAM 4 I/O Registers 4 Internal Bussing 4 5V Tolerant I/O 4 3.3V and 5V PCI Features q 133 MHz Block Dual Port RAM q System I/O (LVTTL, SSTL, GTL) q Vector Based Interconnect q Phase Locked Loops q 66 MHz 64-Bit PCI q Reconfigurable Logic q On-Chip A/D-D/A q Embedded Functions q 1GHz Diff. Interface q Built-in Logic Analyzer Architecture Innovation Leadership

* 1/(Tsetup+Tclock-to-out) System Clock Rate* (MHz) PC 100 SDRAM Compliant 4100 MHz DSP for Wireless Base Station 433 MHz PCI Performance Leadership Enabling high performance solutions first q2002 System Standards q233 MHz uP q300 MHz RAM I/F q133 MHz SDRAM I/F q155 MHz SONET q 66 MHz PCI

Quality & Reliability Leadership Worldclass Today & Tomorrow DescriptionIndustry StandardXilinx TodayXilinx Future AOQL*< 25 ppm< 3.4 ppm< 3.4 ppm Reliability< 100 FITs< 10 FITs< 10 FITs MoistureJEDEC Level 3JEDEC Level 3JEDEC Level 2 Resistance ISO CertificationSome9001 & & 9002 QML CertificationNoYesYes Delivery by OFD**No95%> 95% * Average Outgoing Quality Level ** Original Factory Commit Date

Chip Scale Fine Pitch BGA Flip Chip Technology PLCC PGA PQFP HQFP BGA SBGA Packaging Leadership 1.0mm <0.8mm 1.27mm Pins

Density (System Gates) K 40K 100K 100K unit volume price projections 60K New Applications Set Top Box DVD Digital Camera PC Peripherals Consumer Electronics New Applications Set Top Box DVD Digital Camera PC Peripherals Consumer Electronics 25K 60K 200K 100K 10K Gates/$ in 2002! Priced for High-Volume Leadership

Spartan $3 95 Spartan $3 95 Price SpartanXL $2 95 SpartanXL $  5LM Spartan-II < $2 00 Spartan-II < $  3LM 2.5 Volt More Features Without Compromises  Pricing competitive with ASICs  High Performance  On-chip SelectRAM TM  PCI LogiCORE + AllianceCORE 3.3 Volt 5 Volt *Prices are for 5K system gates, 100K units, -3 speed, Lowest Cost Package 0.25  5LM Spartan Next Generation < $1 50 Spartan Next Generation < $ Volt 0.18  FPGA Price Leadership

Price XC9536/XL $0.80 $7 $1.80 $ XC95216/XL Without Compromises Flexible ISP t PD = 4ns Best Pin-Locking Industry Standard JTAG * Prices are based on 100Ku+, slowest speed grade, lowest cost package CPLD Price Leadership

q Team Based Design q Modular Guide q Modular Compile q HDL- Centric Flows Software Leadership 4Largest Installed Base 4Highest Circuit Performance with M1 4Fastest Timing Driven Compile Times 4Shrink-Wrapped FPGA Express 4Best flows & QOR with leading EDA vendors 4Push Button Design

Release 1.5 is Hot  5 New FPGA/CPLD Families  2x Runtime Improvements  Graphical Constraints Editor  Floorplanner  Automatic Pin Locking  6x Faster Timing Analysis (Kpaths algorithm)  Automatic Clock Skew Handling  New Reporting of Minimum Delays  Voltage and Temperature Speed Pro-rating

Compile Time Leadership 1999 Goal: 1 Million Gates in 45 minutes! Faster CPUs Faster Compile Times Modular Compile Minutes* * 100k System gate designs (200MHz Pentium) Release Up to 6X faster than And with...

The Road Ahead Design Methodology Evolution Density (system gates) 25K 100K 500K Process Technology.5u.35u.25u

L Design From Scratch Reference Design, Generic Core D Verify V Learn V Complete FPGA Core Solution I Implement I L D Months Pre-verified Designs Area & Timing Optimized Complete & Flexible Design Little Knowledge of Function Required Complete Core Solutions Reduce Time To Market

Available Only From Xilinx High Flexibility High Predictability Intelligent Software Implementation Intelligent Software Implementation Architectures tailored to cores Flexible Core Technology High Performance Xilinx Smart-IP Technology Xilinx Smart-IP Delivers

Advantages Efficient Routing Predictable Timing Low Power Xilinx Segmented Routing Non-Segmented Routing Core1 Core2 Architecture Tailored to Cores RAM available locally to the Core Advantages Portable RAM based Cores Improved Logic Efficiency by 16X High Performance Cores Segmented Routing Distributed Memory

Enhances Performance & Predictability Intelligent Software Pre-defined Placement & Routing Relative Placement Other Logic Has No Effect on the Core Fixed Placement & Pre-defined Routing Guarantees Performance Guarantees I/O & Logic Predictability Fixed Placement I/Os

Data sheets CoreLINX: SystemLINX: Web Mechanism to Download New Cores Third Party System Tools Directly Linked With Core Generator Parameterized Cores Flexible Core Technology Optimal Core Creation & Flexible Core Delivery Free Software & Free Cores Included (Cores offer over a 1,000,000 Permutations!)

Performance Independent of a Core’s Placement or the number of cores used in the Device 80 MHZ Smart-IP Delivers Design Portability Performance Independent of Device Size Non-Segmented Architecture May Experience 30% Performance Degradation 80 MHZ

Standard Bus Interfaces DSP Functions Communication & Networking Base Level Functions PCMCIA USB CAN Bus ISA PnP I2C PCI 32bit Add, Subtract, Integrate Correlators Filters: FIR, Comb Multipliers Transforms: FFT, DFT Sin/Cos ATM Cell Assembly/Delineation CRC-16/32 T1 Framer HDLC Reed-Solomon, Viterbi UTOPIA, 25/33/50 MHz 82xx, UARTs, DMA, 66 MHz DRAM/SDRAM I/F Memory (RAM, ROM, FIFO) Micro Sequencer (2901) Proprietary RISC Processors CardBus FireWire( Mbps) PCI 64bit/66MHz PC104 VME DCT Cordic DES Divider JPEG NCO 10/100 Ethernet 1Gb Ethernet ADSL, HDSL, XDSL ATM/IP Over SONET SONET OC3/12 Microprocessor I/Fs 8051/8031 IEEE 1284 MIPS 133+ MHz SDRAM I/F Emerging High- Speed Standard Interfaces DSP Processor I/Fs DSP Functions > 200 MSPS Programmable DSP Engines QAM Modems SONET OC48 Emerging Telecom and Networking Standards Satellite decoders Speech Recognition Advanced Processors 2000 By 2002: Virtually All Functions Available as Cores Leader in Core Solutions Xilinx and Partners’ COREs

Xilinx Applications on The Rise From Standard Products & Gate Arrays to Systems on a Programmable Chip

Simple & Fast Low Cost CPLD Solutions Isolates User From Interface Issues Critical Signal Timing Electrical Interfacing Control Signal Sequencing (State Machine Design) Variances In Interfaces SDRAM (i.e. Bank vs. SIMM) Unique System Back-End

Flexible High Density FPGA Solutions JPEG Compression (70k ASIC Gates + RAM) FPGA Advantages over Chipsets Can specify Non-Standard Data-Rate & Pixel Depth Industrial Temp Range High Performance 2x NTSC Video Resolution 1.5x NTSC Pixel Depth

Core Function XCS30XL Price Percentage of Device Used Effective Function Cost UART$ % $ bit RISC Processor $ % $ bit, 16-tap Symmetrical FIR Filter $ %$1.90 Reed-Solomon Encoder $6.95 6% $0.40 PCI Interface (w/ faster speed grade) $ % $5.40 High Value Applications with Spartan

External PLD 15K Gates Component Cost 100K Units Standard Chip PCI Master I/F $5 $15 $20 $10 Costs less Than Standard ICs! Standard Chip Solution >$20 PCI Master I/F User Design 15K Gates Xilinx PCI Solution <$13.50

Giga-MACs * Prices based on 50k volume $192*$9.95* 2 Extra uPs1 Extra uP3 Extra uPs Delivers High Performance At a Fraction Of The Cost Integrated System Level Tools Easy Parameterization Tools Free Parameterization

The Road Ahead Design Methodology Evolution 500K.25u.18u Density (system gates) Process Technology 1 Million

Designer1 Module Design Reuse Designer2 Module Designer3 Module Reduces Compile Time & Increases Performance Xilinx Enables Modular Design  Facilitates Group Design & Reuse  Seamless Integration Between Modules Extension to leading cores solution  Modular Time Specs With industry’s best timing constraint language  Modular Incremental Compile Extensive R&D investment

Fast I/O Performance 4Phase Lock Loops 4155MHz SONET 4133MHz SDRAM 466MHz PCI Flexible, Fast RAM 4133MHz External, Block, and Distributed RAM 4Fully Dual Ported (2 independent read/write ports) 4Configurable Data Widths and Depths 4SSTL3 Interface to External RAM Virtex The Ideal Platform for Modular Design Predictably Fast Performance 4Vector Based Interconnect 410ns Global Signals 4100MHz+ from all devices Flexible Interfaces 4LVTTL, LVCMOS 4SSTL, GTL, PCI 9Future Standards

Virtex Enables System on a Programmable Chip VHDL Design Environment Verilog Design Environment CoreGen Designer #2 DSP Designer #1 New Modules FIFO 133Mhz SDRAM Gbit Ethernet 66Mhz PCI IP Modules LogiCore AllianceCore CPU Design Reuse 160 MHz I/O Performance 133 MHz Memory Performance 1 Million System Gates

Functional FPGA Equivalence Support for Complex FPGA Cores Risk and Resource Reduction No Re-engineering from FPGA CLB Integrity Maintained Planned for 2H 2000 Introduction FPGA HardWire FpgASIC HardWire FpgASIC’s The only ASIC solution designed for Virtex Gbit Ethernet 133Mhz SDRAM Logic SDRAM

$0 $50 $100 $150 $200 $250 $ K Gates 600K Gates 800K Gates 1 Million Gates HardWire FpgASIC 100K unitsVirtex FPGA 50K units Virtex + FpgASIC Cost Effective System on a Chip

The Road Ahead Design Methodology Evolution 1 Million 10 Million.15u.18u

System Gates Total Development Time 10k 100k 1M 10M 100M Integration Time Design Time Increased Integration Time Requires Team Based Design

Xilinx To Deliver Team Based Design Solutions Team Oriented Design Mgmt Engineering Change Control Team Oriented Design Mgmt Engineering Change Control Module Timing Independence Fixed Timing On a Module Module Timing Independence Fixed Timing On a Module Timing Budget Calculator Module Based Timing Redistribution Timing Budget Calculator Module Based Timing Redistribution Global Timing Defn & Optimization Auto Inter-Team Floorplanning

Real Technology Partnerships Xilinx Delivers  Committed to Product Leadership  Focused on Complete Solutions  Driving New Applications With Cores  Delivering the Vision