Presentation is loading. Please wait.

Presentation is loading. Please wait.

Redefining the FPGA. SSTL3 1x CLK 2x CLK LVTTL LVCMOS GTL+ Virtex as a System Component 2x CLK SDRAM Backplane Logic Translators Custom Logic Clock Mgmt.

Similar presentations


Presentation on theme: "Redefining the FPGA. SSTL3 1x CLK 2x CLK LVTTL LVCMOS GTL+ Virtex as a System Component 2x CLK SDRAM Backplane Logic Translators Custom Logic Clock Mgmt."— Presentation transcript:

1 Redefining the FPGA

2 SSTL3 1x CLK 2x CLK LVTTL LVCMOS GTL+ Virtex as a System Component 2x CLK SDRAM Backplane Logic Translators Custom Logic Clock Mgmt Old FPGA Glue Logic Old FPGA Cache Memory Processor 100MHz System Performance 1M Gates

3 Density Leadership XC4085XL XC40125XV 1997 1998 1999 2000 2002 Virtex XCV1000 Density (system gates) 10M Gates In 2002 Virtex II Virtex Spans 50K to 1 Million System Gates XC40250XV 10M 2M 1M 250k 180k 500k One million gates available today

4 Virtex Provides Quantum Leap in FPGA Performance Simple I/O Reg I/O Virtex SelectIO 200MHz 100MHz Virtex 4x Increase in I/O Performance I/O Performance Internal Logic Performance Other FPGAs Performance (MHz) 50 100 200 98949099 Year

5 Virtex ClockSync DLLs Allow 200MHz System Performance DLL1 DLL2 DLL3 DLL4 Deskew Clocks on Chip Manage up to 4 System Clocks Deskew Clocks on Board Cascade DLLs Generate Clocks -multiply -divide -shift 4 DLLs in each Virtex Device Convert Clock Levels using SelectI/O Delay Locked Loops Synchronize on-chip and board level clocks

6 Virtex Supports 15 I/O Standards SDRAM SSTL GTL+ LVTTL LVCMOS CTT SRAM HSTL Chip to Chip LVTTL, LVCMOS Chip to Memory SSTL2-I, SSTL2-II, SSTL3-I, SSTL3-II, HSTL-I, HSTL-III, HSTL-IV, CTT Chip to Backplane PCI66, PCI33-5V, PCI33 3.3V, GTL, GTL+, AGP Future SelectI/O Technology allows support for future standards Select I/O TM Any standard on any pin Multiple standards simultaneously

7 200 MHz Memory Continuum bytes kilobytes megabytes Virtex On-Chip SelectRAM+ TM Memory 16x1 4Kx1 2Kx2 1Kx4 512x8 256x16 DSP Coefficients Small FIFOs Shallow/Wide Large FIFOs Packet Buffers Video Line Buffers Cache Tag Memory Deep/Wide SDRAM ZBT SSRAM SGRAM 3 Level Memory Hierarchy Enables 200MHz Bandwidth Highest performance FPGA memory system Distributed RAMBlock RAMExternal RAM

8 Virtex Software Breaks New Ground  The Industry’s first million gate design capabilities  Highest performance through push button flows  Web enabled design tools (Silicon Xpresso)  SmartIP Technology for high design productivity Available Today in v1.5!

9 1 Million Gates* Under 5 Hours @ 100 MHz 75% Reduction in Place & Route runtime 100% 25% 50% 75% 0% Timing Driven Implementation v 1.5 0 75 50 25 100 v 1.5 100MHz System Performance MHz High-speed, predictable performance with Vector Based Interconnect

10 SmartIP™ Optimized Vector-Based Interconnect  Predictable high performance  Optimized for synthesis 2ns DSP 2ns ATM 66MHz PCI

11 Virtex IP Availability

12 *Customer demand can drive availability to 1Q99

13 Density Range and Package Leadership

14 Industry Leading Price Points End of 1999 pricing based on 100,000 units * 6,000 gates per dollar

15 Virtex Testimonials AdTech, Inc. "These million gate devices enable our test modules to provide thousands of continuous measurements at telecom speeds up to 2.4 gigabits per second," said Carl Uyehara, vice president of engineering at Adtech, Inc., a leading supplier of broadband test systems. "We especially like the fact that Virtex devices are programmable. This allows us to use a single test module for multiple transmission technologies such as ATM and frame relay, which provides huge cost savings and convenience for our customers plus future enhancement capability.” Carl Uyehara, vice president of Engineering Hughes Space and Communication Company "The critical features of Virtex, such as the segmented routing and 0.22 micron feature size, allowed new levels of performance for our high-speed digital designs. The lower voltage and higher performance logic of the Virtex process are unmatched from any other supplier. The level of support from the design development and the hotline assistance that Xilinx offered with the new family also impressed us.” Ted Pascaru, Senior Staff Engineer News Data Services (NDS) "Virtex FPGAs have allowed us to implement our next generation digital TV broadcast systems in record time. A key time saver was the availability of multiple DLLs that allowed us to synchronize a 74 MHz clock to more than 30 devices including multiple FPGAs, SDRAMs, and other components. Designing a no-skew clock system from scratch would take months. Xilinx delivered a ready-made solution to us with Virtex FPGAs.” John Simmons, Project Manager Nortel Networks "In our next generation networking product, we specifically needed block RAM with true dual-port capabilities. We investigated various programmable solutions available and found that no other vendor could provide a single chip solution containing block memory with the ability to read and write to one port and simultaneously read from the other. Additionally, the Virtex DLLs performance was required in order to interface directly to an ASIC running at 78 MHz. Not only do Virtex devices meet our 78 MHz internal performance requirements, they meet our external interface performance requirements by providing very fast 'clock-to-out' timing on even the slowest device.” Ranvir Chitkara, Director of Engineering

16 Summary  Complete Virtex solution available NOW Silicon, Software, Cores, Support  Breaks density and performance barriers 1M Gates, 200 MHz Chip to Chip performance  The Only System Level FPGA solution Timing, Memory, Interface and Integration  Available at industry leading price points Virtex moves FPGAs from glue to system component


Download ppt "Redefining the FPGA. SSTL3 1x CLK 2x CLK LVTTL LVCMOS GTL+ Virtex as a System Component 2x CLK SDRAM Backplane Logic Translators Custom Logic Clock Mgmt."

Similar presentations


Ads by Google