Yuri Velikzhanin NuTel TV meeting, June 13 (Friday), 2003 Status of electronics for NuTel prototype.

Slides:



Advertisements
Similar presentations
6 Mar 2002Readout electronics1 Back to the drawing board Paul Dauncey Imperial College Outline: Real system New VFE chip A simple system Some questions.
Advertisements

SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
EXL/R3B Calorimeters- Readout from ASIC to DAQ Ian Lazarus STFC Daresbury Laboratory.
ESODAC Study for a new ESO Detector Array Controller.
CMS Week Sept 2002 HCAL Data Concentrator Status Report for RUWG and Calibration WG Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
28 August 2002Paul Dauncey1 Readout electronics for the CALICE ECAL and tile HCAL Paul Dauncey Imperial College, University of London, UK For the CALICE-UK.
HCAL FIT 2002 HCAL Data Concentrator Status Report Gueorgui Antchev, Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
Development of novel R/O electronics for LAr detectors Max Hess Controller ADC Data Reduction Ethernet 10/100Mbit Host Detector typical block.
Status of LAV FEE electronics G. Corradi, C. Paglia, D. Tagnani & M. Raggi, T. Spadaro, P. Valente.
GEM Electronic System Status New releases of electronic boards: ◦ MPD v 4.0 ◦ Backplane 5 slot short (for UVa design) ◦ APV Front-End with Panasonic connector.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Status of Detector Prototype (for Hawaii meeting at Big Island) August 24, 2002 Yee Bob Hsiung For Koji Ueno, Yuri Velikzhanin Yanan Guo and Eddie Huang.
1 S. E. Tzamarias Hellenic Open University N eutrino E xtended S ubmarine T elescope with O ceanographic R esearch Readout Electronics DAQ & Calibration.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
Data acquisition system for the Baikal-GVD neutrino telescope Denis Kuleshov Valday, February 3, 2015.
A Readout Electronics for MAPMT Matteo Turisini – E. Cisbani Italian National Institute of Health – INFN Rome 1 JLab/CLAS12 RICH Meeting - 16/Nov/2011.
June 3, 2005H Themann SUSB Physics & Astronomy 1 Phenix Silicon Pixel FEM S. Abeytunge C. Pancake E. Shafto H. Themann.
HBD FEM the block diagram preamp – FEM cable Status Stuffs need to be decided….
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
Hall D Online Meeting 28 March 2008 Fast Electronics R. Chris Cuevas Group Leader Jefferson Lab Experimental Nuclear Physics Division System Engineering.
Hall D Online Meeting 27 June 2008 Fast Electronics R. Chris Cuevas Jefferson Lab Experimental Nuclear Physics Division 12 GeV Trigger System Status Update.
First ideas for the Argontube electronics Shaper, simulations Block Diagram for analog path Delta Code Data Reduction Bus system, Controller Max.
Global Trigger H. Bergauer, Ch. Deldicque, J. Erö, K. Kastner, S. Kostner, A. Nentchev, B. Neuherz, N. Neumeister, M. Padrta, P. Porth, H. Rohringer, H.
Hardware proposal for the L2  trigger system detailed description of the architecture mechanical considerations components consideration electro-magnetic.
Parallel Data Acquisition Systems for a Compton Camera
8/9/2000T.Matsumoto RICH Front End RICH FEE Overview PMT to FEE signal connection Trigger Tile Summation of Current RICH LVL-1 Trigger Module1,2 What is.
Leo Greiner PIXEL Hardware meeting HFT PIXEL detector LVDS Data Path Testing.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
Peter-Bernd Otte - 8 th March 2010 CB collaboration meeting, Mainz.
Fast Fault Finder A Machine Protection Component.
PSI - 11 Feb The Trigger System of the MEG Experiment Marco Grassi INFN - Pisa On behalf of D. Nicolò F. Morsani S. Galeotti.
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
PSROC, February 2, 2005 Sun Yat-San University Ching-Cheng Hsu National Taiwan University On behalf of NuTel Group Outline :  Overview of NuTel Experiment.
ZPD Project Overview B A B AR L1 DCT Upgrade FDR Masahiro Morii Harvard University Design Overview Progress and Changes since CDR Current Status Plans.
SPIROC update Felix Sefkow Most slides from Ludovic Raux HCAL main meeting April 18, 2007.
DAQ Subsystem Christopher Crawford University of Kentucky Robert Grzywacz University of Tennessee April DoE, Germantown MD.
MEG trigger system This short presentation describes the present status of the trigger algorithms of the MEG experiment implemented on the Xilinx FPGA.
HIE REX / ISOLDE New Instrumentation electronics - Main functionalities - S.Burger BI-PM
PSI - 11 Feb Status of the electronic systems of the MEG Experiment.
B.Satyanarayana Department of High Energy Physics Tata Institute of Fundamental Research Homi Bhabha Road, Colaba, Mumbai,
Time and amplitude calibration of the Baikal-GVD neutrino telescope Vladimir Aynutdinov, Bair Shaybonov for Baikal collaboration S Vladimir Aynutdinov,
Pisa - Apr. 28th, The Trigger System Marco Grassi INFN - Pisa.
1 Carleton/Montreal Electronics development J.-P Martin (Montreal) Shengli Liu & M. Dixit (Carleton) LC TPC Meeting DESY Hamburg, 4 June 2007.
Electronics Workshop GlueX Collaboration Meeting 28 March 2007 Fast Electronics R. Chris Cuevas Group Leader Jefferson Lab Physics Division Topics: Review.
15-Aug-08DoE Site Review / Harvard(1) Front End Electronics for the NOvA Neutrino Detector John Oliver, Nathan Felt, Sarah Harder Long baseline neutrino.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixture for software 9th June 2009.
17/02/06H-RORCKIP HeidelbergTorsten Alt The new H-RORC H-RORC.
New digital readout of HFRAMDON neutron counters Proposal Version 2.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
Mai 31th 2011 Christophe Beigbeder PID meeting1 ETD meeting Test setup : Activities in Bari, Univ of Maryland and at Orsay Test setup : Activities in Bari,
DAQ ELECTRONICS 18 March 2015MEG Collaboration Meeting, Tokyo Stefan Ritt.
Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link) wacek ostrowicz 14 slides The Prototype of the SVD FTB Recent.
Status of the SVD DAQ Koji Hara (KEK) 2012/1/16 TRG/DAQ meeting1.
DAQ Selection Discussion DAQ Subgroup Phone Conference Christopher Crawford
Vladimir Zhulanov for BelleII ECL group Budker INP, Novosibirsk INSTR2014, Novosibirsk 2014/02/28 1.
PC-based L0TP Status Report “on behalf of the Ferrara L0TP Group” Ilaria Neri University of Ferrara and INFN - Italy Ferrara, September 02, 2014.
The ALICE Data-Acquisition Read-out Receiver Card C. Soós et al. (for the ALICE collaboration) LECC September 2004, Boston.
Status of the ECL DAQ subsystems
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
Data Aquisition System
Iwaki System Readout Board User’s Guide
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
DCH FEE 28 chs DCH prototype FEE &
Front-end electronic system for large area photomultipliers readout
Commodity Flash ADC-FPGA Based Electronics for an
FEE Electronics progress
PID meeting Mechanical implementation Electronics architecture
Presentation transcript:

Yuri Velikzhanin NuTel TV meeting, June 13 (Friday), 2003 Status of electronics for NuTel prototype

PMT Preamp. UV filter Hamamatsu 8x8 PMT 16-channels preamplifier Trigger FADC DAQ RAM PMT Preamp. UV filter FADCTriggerRAM Detector pair Stop 32 – channels DCM (Data Collection Module) in cPCI 10 bit x 40 MHz 2 RAM x 256 x 16 per channel Mirror FPGA Schematics of new electronics

Main modifications during last month 1.Change design from VME onto Compact PCI (cPCI) due we need fast readout speed for making a second-level software trigger. 2.Delete all interconnections for trigger signals due we don’t need statistics (uniformity, isotropy…) – there will be around one event per year. Loosing less 1% only! 3.Use two triggers: first-level hardware trigger like logical OR of triggers inside all DCM, and second-level software trigger. One Data collection module processes signals from 4x8 pixels (half of MPMT) from one detector. 4.Use 25nS (one clock) gate for trigger logic due most of signal are inside one clock (from our simulations).

RAM buffer stop readout Old version: two cycle buffers per channel with depth Marked memory cells for readout 256 x8 256 FIFO 1Kx16 FIFO 1Kx16 PCIPCI

Expected layout of DCM Trigger FPGA J1 J2 P1 trigger clock main FPGA main FPGA ADC PLX PCI9054 x2 sides P2 P3 ? Config. CPLD Flash memory LVDS J3 ? LOCALBUSLOCALBUS cPCI bus connectors

Clocking Clocking/timing Trigger FPGA FIFO FPGA FIFO FPGA 40 MHz oscillator to ADC terminators 80 MHz, 40 MHz divider regreg regreg 80 MHz comparator external 40 MHz MUX regreg 40 MHz with good 0-1 time ratio DCM x 32 (200) Clock distributor module 32x2 outputs Global Clocking module 80 MHz, 40 MHz 80 MHz oscillator 80 MHz oscillator ? ~2 km. away Global Clocking module 80 MHz oscillator ?

How to calculate N p.e./1 clock ANAN A N+1 15/16A N Change in amplitude due new photoelectrons: Δ A = A N+1 – 15/16A N N = Δ A / gain ADCReg. >>4 – ANAN A N-1 1/16A N 1/16A N-1 15/16A N-1 Reg. – 15/16A N-2 Δ A N-1 = A N-1 – 15/16A N-2 Schematics of firmware (inside FPGA) ΔAΔATrigger

Time interval for trigger From simulation > 90% of signal comes during one ADC clock, so time interval will be one clock – 25 nS. There will be used two thresholds logic: Reg. ΔANΔAN comparator Programmable High-level threshold (individual for every channel) To trigger logic Schematics of firmware (inside main FPGA)Trigger comparator Programmable Low-level threshold (individual for every channel) Reg. HLT LLT

Trigger Trigger array of one DCM

DAQ configuration TRIGGERTRIGGER BRIDGEBRIDGE DCMDCM CPUCPU DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM BRIDGEBRIDGE DCMDCM DCMDCM DCMDCM DCMDCM TRIGGERTRIGGER BRIDGEBRIDGE DCMDCM CPUCPU DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM DCMDCM BRIDGEBRIDGE DCMDCM DCMDCM DCMDCM DCMDCM Ethernet Not fixed (discussable) !!!

PXI chassis GX7000

Data flux inside main FPGA FIFO 1Kx datafromADCdatafromADC to local bus x16 FIFO size: if 4 time slots: 1024/8/4 = 32 events! But we need to add event number: 1024/8/5 = 25 events! event number

Data flux inside one DCM Trigger FPGA J1 J2 P1 main FPGA main FPGA PLX PCI9054 P2 P3 ? Config. CPLD Flash memory LVDS J3 ? LOCALBUSLOCALBUS cPCI bus connectors main FPGA main FPGA D15-D00 D31-D16 Ch.1-8 Ch.9-16 Ch Ch D31-D00

Possible data flux inside one chassis CPU RAM Bank#1 RAM Bank#2 RAM Bank#3 RAM Bank#4 from cPCI DMA Second-level trigger DMA to Ethernet

Schedule for electronics 1.Before August 1: have 2 DCM and 4 new preamplifiers 2.August-September: debugging first iteration, hope a final 3.October-December: making a final firmware, two Trigger modules (simple), software… 4.January: Mass production 5.February – March: Mass debugging + start integration test 6.End of March - beginning of April: end of the first period of NuTel project (moved ~one month later due cPCI design instead VME) Problems 1.Optics – main problem now 2.MPMT – we have only 11 pieces, need 16, could Palermo people give as some pieces? When? If not – we need to bye. We’ll need its before February. 3.HV power supply is in VME. Already have one (for 8 MPMT), need another one.