ITRS 2009 1 Metrology Roadmap 2009 EuropeBart Rijpers (ASML) JapanYuichiro Yamazaki (Toshiba) Eiichi Kawamura (Fujitsu Microelectronics) Masahiko Ikeno.

Slides:



Advertisements
Similar presentations
(and briefly, Electrodeposition)
Advertisements

Metrology Roadmap Europe Rien Stoup(PAN Analytical) Mauro Vasconi (ST)
FEP ITRS Major Issues April Stresa, Italy ITRS FEP- Major Issues for 2004/5 Resolution of gate electrode CD control issue Doping & Thermal.
2009 Litho ITRS Spring Meeting
November 29, 2001 Santa Clara , CA
Metrology Roadmap ERD and ERM Update - Stresa EuropeUlrich Mantz (Infineon) Dick Verkleij (Philips) Mauro Vasconi (ST) JapanYuichiro Yamazaki (Toshiba)
2 December 2003 – ITRS Public Conference Tsinchu, Taiwan ITRS 2003 Front End Process ITRS Conference December 2, 2003 Hsinchu, Taiwan.
Michael Lercel And the rest of the Litho TWG’s
Metrology Roadmap 2003 Update EuropeUlrich Mantz (Infineon) Mauro Vasconi (ST) JapanMasahiko Ikeno (Mitsubishi) Toshihiko Osada (Fujitsu) Akira Okamoto.
Metrology Roadmap 2000 Update EuropeAlec Reader (Philips) Wilfried Vandervorst (IMEC) Rudolf Laubmeier (Infineon) Rudolf Laubmeier (Infineon) JapanFumio.
Metrology Roadmap 2001 Update EuropeAlain Deleporte (ST) Ulrich Mantz (Infineon) Vincent Vachellerie (ST) Vincent Vachellerie (ST)JapanKorea Taiwan Henry.
4 December 2002, ITRS 2002 Update Conference - Tokyo Front End Processes ITRS 2002 Update Conference December 4, 2002 Tokyo, JAPAN International TWG Members:
Front End Processes ITRS 2012 Summer Public Conference 12 July 2012
Lithography iTWG 2009 Summary
DRAFT – Work In Progress - NOT FOR PUBLICATION April 2005 – ITRS Public Conference Metrology Roadmap EuropeRien Stoup (PAN Analytical) Dick.
Litho ITRS Update Lithography iTWG December 2008.
ITRS Metrology Roadmap 2010 EuropeAdrian Kiermasz (Metryx) Carlos Beitia (CEA LETI MINATEC) Philippe Maillot (ST) Delphine Le Cunff (ST) JapanYuichiro.
International Technology Roadmap for Semiconductors Metrology Roadmap 2001 Update EuropeAlain Deleporte (ST)4/01 Alec Reader (Philips Analytical) Vincent.
DRAFT – Work In Progress - NOT FOR PUBLICATION 13 July updates to the Lithography chapter of the ITRS Lithography International Technology.
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS FEP Challenges Continued scaling will require the introduction of new materials.
24 July 2002 Work In Progress – Not for Publication Metrology Roadmap 2002 Update EuropeUlrich Mantz (Infineon) Alec Reader (Philips Analytical) Mauro.
4 December 2002, ITRS 2002 Update Conference Metrology Roadmap 2002 Update EuropeUlrich Mantz (Infineon) Alec Reader (Philips Analytical) Mauro Vasconi.
Metrology Roadmap 2008.
Metrology Roadmap 2007.
Silicon on Insulator Advanced Electronic Devices Karthik Swaminathan.
some things you might be interested in knowing about Graphene
by Alexander Glavtchev
Modulation of conductive property in VO 2 nano-wires through an air gap-mediated electric field Tsubasa Sasaki (Tanaka-lab) 2013/10/30.
School of Electrical and Electronic Engineering Queens University Belfast, N.Ireland Course Tutor Dr R E Hurley Northern Ireland Semiconductor Research.
X-ray lithography (XRL) 1.Overview and resolution limit. 2.X-ray source ( electron impact and synchrotron radiation). 3.X-ray absorption and scattering.
SOFI R EVIEW M EETING - C ONFIDENTIAL 1 CONFIDENTIAL SOFI : WP3 - Silicon Chips SOFI meeting – 20 January Rome.
Tutorial on Subwavelength Lithography DAC 99
Center for Materials for Information Technology an NSF Materials Science and Engineering Center Advanced Optical Lithography Lecture 14 G.J. Mankey
Logic Process Development at Intel
ECE 6466 “IC Engineering” Dr. Wanda Wosik
SEM Magnification Calibration. Magnification Errors Proper calibration of the SEM scans (magnification) is primary to metrology. SEM Magnification requires.
ITRS 2003 Front End Processing Challenges David J. Mountain *Gate Stack Leff Control *Memory Cells Dopant Control Contacts *Starting Material FEP Grand.
Structural response of SiC and PyC on swift heavy ion irradiation
Nanoscale memory cell based on a nanoelectromechanical switched capacitor EECS Min Hee Cho.
The Deposition Process
CEA-LETI - NIKON Joint Development Program Update C. Lapeyre, S. Barnola, I. Servin, S. Gaugiran, S. Tedesco, L. Pain, A.J. Hazelton, V. Salvetat, M. McCallum.
Phase change memory technology Rob Wolters September 2008.
CBED Patterns - Introduction
Study of Air Bubble Induced Light Scattering Effect On Image Quality in 193 nm Immersion Lithography Rochester Institute of Technology Microelectronic.
IC Process Integration
Semiconductor Manufacturing Technology Michael Quirk & Julian Serda © October 2001 by Prentice Hall Chapter 9 IC Fabrication Process Overview.
Text Book: Silicon VLSI Technology Fundamentals, Practice and Modeling Authors: J. D. Plummer, M. D. Deal, and P. B. Griffin Class: ECE 6466 “IC Engineering”
IC Fabrication/Process
©2008 R. Gupta, UCSD COSMOS Summer 2008 Chips and Chip Making Rajesh K. Gupta Computer Science and Engineering University of California, San Diego.
45nm Processors & Beyond A Presentation On By Ajaypal Singh Dhillon Kurukshetra university.
Date of download: 11/12/2016 Copyright © 2016 SPIE. All rights reserved. A sketch of a micro four-point probe with integrated CNTs in situ grown from nickel.
Process integration 2: double sided processing, design rules, measurements
Prof. Jang-Ung Park (박장웅)
Presentation Outline Introduction to Chapman Instruments
Modern Semiconductor Devices for Integrated Circuits (C. Hu) Slide 3-1 Chapter 3 Device Fabrication Technology About transistors (or 10 billion for.
Interaction between Photons and Electrons
Centro de Investigación y de Estudios Avanzados del Institúto Politécnico Nacional (Cinvestav IPN) Palladium Nanoparticles Formation in Si Substrates from.
Information Storage and Spintronics 09
Lecture #25 OUTLINE Device isolation methods Electrical contacts to Si
Introduction to 3D NAND Dec 1st, 2011 Semiconductor.
Nanocharacterization (III)
Profile Extraction with Specular Spectroscopic Scatterometry
PlasmaTherm DSE Qual - Nano Recipe
Iterative Phase Retrieval (Jianwei Miao & David Sayre)
Full Profile CMP Metrology
Multiscale Modeling and Simulation of Nanoengineering:
CSE 87 Fall 2007 Chips and Chip Making
Fig. 2 Characterization of metal-chalcogenide thin films.
Information Storage and Spintronics 08
Fig. 1 The anisotropic charge transport in the bulk and the spontaneous formation of Cu–Mo–S–based dense nanocomposites during deposition of MoS2 directly.
Presentation transcript:

ITRS Metrology Roadmap 2009 EuropeBart Rijpers (ASML) JapanYuichiro Yamazaki (Toshiba) Eiichi Kawamura (Fujitsu Microelectronics) Masahiko Ikeno (Hitachi High-Tech) KoreaTaiwan North AmericaMeridith Bebe (Technos) Ben Bunday (ISMI) Alain Diebold (CNSE – Univ. Albany) Brendan Foran (Aerospace) Dick Hockett (EAG Labs) Jack Martinez (NIST) George Orji (NIST) Dave Seiler (NIST)

ITRS ITRS Changes

ITRS Lithography Metrology for Advanced Patterning 2p Spacers CD p/2 Spacer Patterning Metrology Need: Spacer Thickness on Sidewall Spacer Profile Double Exposure Metrology Need: Latent Image CD CD-AFM after both exposures but no Solution for CD between exposures Double Patterning Metrology Need: Overlay with Precision of 70% Of Single Layer 22 nm Dense lines

ITRS Metrology Challenges for Advanced Litho Processes 2 Population CD, SWA, height and pitch Potential Solution -> scatterometry Q: is there enough sensitivity for odd-even line scenario Metrology for Latent Image at 1 st exposure might be avoided using AEC/APC approaches & CD/Overlay after double exposure

ITRS Contour Metrology For CD-SEMs, Design-Based Metrology (DBM) applications allow for practical SEM verification of design intent, through the collection of feature 2D contour shape information and comparison to GDS files. –automatic CD-SEM recipe setup from design information DBM applications very important for development and verification of OPC –number of measurements for successfully developing OPC is expected to grow exponentially with technology generation. –metrology interfaces with the Design for Manufacturing (DFM) community. Contour fidelity is a prevailing challenge –Accuracy of contour extraction strong implications for OPC –Accuracy of registration strong implications for in-die overlay Remaining work : define: –contour error source testing methodologies –contour reference metrology –SEM modeling for contours

ITRS FEP Metrology New High K – Metal Gate Materials III-V and SiGe Channels New Memory Materials (e.g. Phase Change Memory -- polycrystalline chalcogenide) Nitride Spacer Poly-Si Gate Electrode Thermal SiO 2 Nickel Silicide N + Doped Silicon Source Drain P well

ITRS FEP Metrology Pipe-shaped BiCS Flash Memory (R. Katsumata, Toshiba) TCAT (Terabit Cell Array Transistor) (J. Jang, Samsung) 3D Metrology – Complex structure measurement and inspection are required e.g. high A/R holes, film thickness & properties on sidewall

ITRS STI Strain/Stress STI Channel Stress Liner Measurement Point pMOSnMOS Ghani, et al (Intel) Relatively small laser spot (Visible light) with deeper penetration Wide laser spot for extracting average stress Local Strain/Stress Measurement Cross sectioning for TEM Small laser spot for extracting single Tr. stress

ITRS Wafer Die Transistor Level Micro-Area Level - CBED - NBD - TERS - Confocal Raman - XRD - Photo reflectance Spectroscopy - Die level flatness - Laser Interferometry - Coherent Gradient Sensing - Laser Interferometry - Coherent Gradient Sensing Area of Interest Measurement Method Local Stress/Strain Measurement Method TERS (Tip Enhanced Raman Scattering) CBED (Convergent Beam Electron Diffraction) NBD (Nano Beam Electron Diffraction) XRD (X-ray Diffraction) Destructive Non-Destructive Stress Strain Measurement Area 20 MPa 100 MPa 50 MPa 20 MPa 10 MPa <20MPa Sensitivity 0.02% 0.1% 0.05% 0.02% 0.01% <0.02% 10-20nm ~10nm <50nm ~150nm 100um 1um Destructive Non-Destructive Sample Thickness <100nm <300nm * Stress – Strain relation : need to be clarified Handling Area of ITRS

ITRS Need to modify according to ORTC modification

ITRS Interconnect Metrology Existing Challenges –Measurement Gap - Sidewall barrier thickness and sidewall damage (compositional changes in low k) –New - Porous low k is projected for 32 nm ½ Pitch –Detection of Voids after electroplating –Monolayer interface for new barrier-low k Air Gap sacrificial layer does not require unique metrology Metrology is needed for 3D Integration –TSV Depth and Profile through multiple layers –Alignment of chips for stacking – wafer level integration –Bond strength –Defects in bonding –Damage to metal layers –Defects in vias between wafers –Through Si via is high aspect ratio CD issue –Wafer thickness and TTV after thinning –Defects after thinning including wafer edge

ITRS Questions for Interconnect Describe the new copper contact process and metrology issues In addition to TSV, what issues face 3d Interconnect for metrology

ITRS Metrology for ERM/ERD High carrier mobility and structural robustness have driven a considerable effort in Graphene research Measurement of Bi-layer misorientation Aberration corrected TEM How many Layers? Raman and LEEM Quantum Hall Effect observes the Berry Phase

ITRS Metrology Summary FEP-Interconnect-Litho –PC and SST RAM - New materials for Metrology –Dual Patterning –3D Metrology – Confirm Geometry Requirements e.g. film thickness & properties on sidewall –Reference Methods for 3D –Composition & Stress – e.g. buried channels –EUV metrology requirements ERD-ERM –Properties of low Dimensional Materials –Microscopy and feature size/function –Time resolved magnetic measurements –Ability to perform real time measurements, e.g. phase transitions 3D Metrology for Advanced Memory Graphene – C. Kisielowski