9th October 2008AIDA FEE progress report P.J.Coleman-Smith 1 AIDA Frontend Electronics progress report. Mezzanine to FEE64 connection. Mezzanine Layout.

Slides:



Advertisements
Similar presentations
Arduino Guitar Pedal Ian Andal IME 458 Dr. Pan.
Advertisements

Digital RF Stabilization System Based on MicroTCA Technology - Libera LLRF Robert Černe May 2010, RT10, Lisboa
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
EXL/R3B Calorimeters- Readout from ASIC to DAQ Ian Lazarus STFC Daresbury Laboratory.
ESODAC Study for a new ESO Detector Array Controller.
IO Controller Module Arbitrates IO from the CCP Physically separable from CCP –Can be used as independent data logger or used in future projects. Implemented.
Capstone Fall 2005 GFX-One Guitar Processor Team Carpal Tunnel October 6 th 2005.
Aztec PC Scope Preliminary Design Review Fall 2006 Michael MasonJed Brown Andrew YoungsJosh Price.
Aztec PC Oscilloscope Michael Mason Jed Brown Josh Price Andrew Youngs.
Using FPGAs with Embedded Processors for Complete Hardware and Software Systems Jonah Weber May 2, 2006.
Introduction to the Raw Handheld Board Jason Miller, David Wentzlaff, Nathan Shnidman.
Status of LAV FEE electronics G. Corradi, C. Paglia, D. Tagnani & M. Raggi, T. Spadaro, P. Valente.
Spring semester (4/2009) High Speed Signal Processing Board Design By: Nir Malka, Lior Rom Instructor: Mike Sumszyk הטכניון - מכון טכנולוגי לישראל הפקולטה.
C-Card and MMFE using the BNL Peak Finding ASIC (VMM1) Ken Johns, Joel Steinberg, Jason Veatch, Venkat Kaushik (U. Arizona)
31st July 2008AIDA FEE Report1 AIDA Front end electronics Report July 2008 Progress Virtex5 FPGA choice Milestones for prototype delivery.
“ Analyzer for 40Gbit Ethernet “ (Bi-semestrial project) Executers: פריד מחאג ' נה Farid Mahajna Husam Kadan חוסאם קעדאן Instructor:
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
Status Report of CN Board Design Zhen’An LIU Representing Trigger Group, IHEP, Beijing Panda DAQ Meeting, Munich Dec
Font 4 Review Digital Feedback System BPM Analogue Processor Digital Processor Feather Kicker Power Amplifier Pick up StriplinesKicker StriplinesBeam.
FEE Electronics progress Mezzanine manufacture progress FEE64 testing and VHDL progress Test mezzanine. Trial mechanical assembly 10th November 2009.
NEDA collaboration meeting at IFIC Valencia, 3rd-5th November 2010 M. Tripon EXOGAM2 project Digital instrumentation of the EXOGAM detector EXOGAM2 - Overview.
AIDA FEE64 development report August 2010 Progress after Texas CAD work Manufacturing 25th August
Understanding Data Acquisition System for N- XYTER.
General Purposes Input/ Output Daughter board for Univ Eval Rev B Julien Cercillieux University of Hawaii
12th May 2008AIDA FEE Report1 AIDA Front end electronics Report May 2008 Progress Data compression Plan for prototype delivery.
Detectors and read-out DetectorNo. of ch.Read-out method Device candidates CsI(Tl)768Flash ADCCOPPER + 65 MHz FADC FINESSE Active Polarimeter600 x 12 x.
27 th September 2007AIDA design meeting. 27 th September 2007AIDA design meeting.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
The AFTER electronics from a user’s point of view D. Attié, P. Colas Mamma meeting,CERN Feb T2K electronics.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixtures FEE64 commissioning A few of the remaining tasks 16th July 2009.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
Testing of ABC  Not to scale! 100nF Edge Sensor wired to A9, A10 ? ABC nF NB graphic is not an exact match with “ABC_Pads_V5.2.pdf”
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
Towards a 7-module Micromegas Large TPC prototype 1 D. Attié, P. Baron, D. Calvet, P. Colas, C. Coquelet, E. Delagnes, M. Dixit, A. Le Coguie, R. Joannes,
Offering the freedom to design solutions Sundance OEM Solution.
Bottom half – ch 0-5 placed & routed FE PS PROC FIFO TRIG OSC RX/SHAP ADC DAC VME.
1 SysCore for N-XYTER Status Report Talk by Dirk Gottschalk Kirchhoff Institut für Physik Universität Heidelberg.
AIDA FEE64 production report January 2011 Manufacturing Power Supply FEE64 revision A “3 hour test” 19th January
FEE Electronics progress Mezzanine layout progress FEE64 progress FEE64 initial testing Test mezzanine. A few of the remaining tasks 2nd October 2009.
Status of the Beetle front-end chip carrier for SRS Lorne Levinson Weizmann Institute of Science Rehovot, Israel L. Levinson, Weizmann Institute, Nov.
FEE Electronics progress PCB layout 18th March 2009.
D. Attié, P. Baron, D. Calvet, P. Colas, C. Coquelet, E. Delagnes, R. Joannes, A. Le Coguie, S. Lhenoret, I. Mandjavidze, M. Riallot, E. Zonca TPC Electronics:
HBD/TPC Electronics Status Works done to for a)Prototype detector readout b)Understand packing density and heat loading issues c)Address the overall system.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixture for software 9th June 2009.
Vladimir Zhulanov for BelleII ECL group Budker INP, Novosibirsk INSTR2014, Novosibirsk 2014/02/28 1.
DOM Electronics (Digital Optical Module) 1 WPFLElectronics PPMDOM ElectronicsF. Louis.
TIMING DETECTOR ELECTRONICS FRONT END ELECTRONICS - NINO JOSE DA SILVA –CT-PPS TIMING ENGINEERING REVIEW /
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
Front-end Electronic for a neutrino telescope : a new ASIC SCOTT
Test Boards Design for LTDB
Current DCC Design LED Board
Data Aquisition System
Iwaki System Readout Board User’s Guide
CoBo - Different Boundaries & Different Options of
Activities so far Meeting at Imperial, Paul and Matt
FEE Electronics progress
TPC Large Prototype Toward 7 Micromegas modules
GlueX Flash ADCs 3425 PMT channels Forward, Barrel Calorimeters
Table 1: The specification of the PSICM and the ePSICM Prototypes
ASP/H – CRM Interface John DeHart Applied Research Laboratory Computer Science and Engineering Department
Assembly order PCB design
AIDA: introduction Advanced Implantation Detector Array (AIDA)
PRODUCTION BOARDS TESTING
University of California Los Angeles
Commodity Flash ADC-FPGA Based Electronics for an
FEE Electronics progress
PRODUCTION BOARDS TESTING
FEE Electronics progress
Presentation transcript:

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 1 AIDA Frontend Electronics progress report. Mezzanine to FEE64 connection. Mezzanine Layout FEE64 layout Digital channel analogue buffering. PowerPC external memory Power supply structure Parts cost

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 2 Mezzanine connections ASIC bonding works best if the underneath of the pcb is flat and clean of components. These Samtec FSI connectors only require gold plated pads on the mezzanine board. Locators on the connectors and 15 bolts will provide alignement.

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 3 Mezzanine layout Discriminators Linear regulators DAC and monitors

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 4 FEE64 Layout Virtex5 16Mx64 SDRAM Gbit Ethernet Dual buffer FADC Connects to FADCs and ASICs Connects to DDR2 SDRAM Virtex5 bank layout

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 5 Digital channel analogue buffering Preamp output referenced to the VREF from the ASIC and converted to differential signal centered about the ADC reference. ASIC reference buffered once for 16 channels. Input from ASIC

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 6 PowerPC external memory 16M x 64 bit DDR2 SDRAM to hold LINUX operating system, and data buffers. (400Mhz) Flash memory to hold FPGA fabric program and the Linux boot loader software. (Xilinx device) –Flash memory will hold a “golden” copy of each and allow later versions to be written by the Linux system. And be selected automatically for at power-up with a “fallback” to the “golden” copy in case of failure.

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 7 Power supply structure Input watts 3mmx3mm Rated 5A per pin

9th October 2008AIDA FEE progress report P.J.Coleman-Smith 8 Parts cost Submitted BOM to assembler. Cost per FEE64 £1300 when making 6 –Includes supported pricing for Xilinx parts.