Figure 17.2 It is important that the Advanced Import Options be set as shown here.

Slides:



Advertisements
Similar presentations
RTOS with NiosII Stig Dyngeland Pia Katrin Berge Iago Martin Eraso.
Advertisements

Nios Multi Processor Ethernet Embedded Platform Final Presentation
Web Server Implementation On DE2 Final Presentation
Avalon Switch Fabric. 2 Proprietary interconnect specification used with Nios II Principal design goals – Low resource utilization for bus logic – Simplicity.
My First Nios II for Altera DE2-115 Board 數位電路實驗 TA: 吳柏辰 Author: Trumen.
Week 1- Fall 2009 Dr. Kimberly E. Newman University of Colorado.
Students: Shai Amara Shuki Gulzari Project instructor: Ina Rivkin Matrix Multiplication on SOPC.
NIOS II Ethernet Communication Final Presentation
1 System Prototyping and Hardware Software Design Trong-Yen Lee
Technion – Israel Institute of Technology Department of Electrical Engineering High Speed Digital Systems Lab Project performed by: Naor Huri Idan Shmuel.
Programming I/O for Embedded System. Page 2 Overview Basis: A DE2 Computer Architecture Parallel I/O 7-Segment Display Basic Manipulating 7-Segment Display.
Downloading to Altera Nios Development Kit CSCE 488 Witawas Srisa-an.
ECE Department: University of Massachusetts, Amherst Lab 1: Introduction to NIOS II Hardware Development.
CSCE 313: Embedded Systems Multiprocessor Systems
Ethernet Bomber Ethernet Packet Generator for network analysis Oren Novitzky & Rony Setter Advisor: Mony Orbach Started: Spring 2008 Part A final Presentation.
ECE Department: University of Massachusetts, Amherst ECE 354 Spring 2006 Lab 2: Capturing and Displaying Digital Image.
Ethernet Bomber Ethernet Packet Generator for network analysis Oren Novitzky & Rony Setter Advisor: Mony Orbach Spring 2008 – Winter 2009 Midterm Presentation.
CSCE 430/830 A Tutorial of Project Tools By Dongyuan Zhan Feb. 4, 2010.
Using FPGAs with Embedded Processors for Complete Hardware and Software Systems Jonah Weber May 2, 2006.
OS Implementation On SOPC Final Presentation
DE2-115 Control Panel - Part II
Figure 1.1 The Altera UP 3 FPGA Development board
1 An Introduction to FPGA and SOPC Development Board SoC Design Flow and Tools Course Chih-Hao Tseng 2003/11/11.
ALTERA UP2 Tutorial 1: The 15 Minute Design. Figure 1.1 The Altera UP 1 CPLD development board. ALTERA UP2 Tutorial 1: The 15 Minute Design.
Hardware Overview Net+ARM – Well Suited for Embedded Ethernet
By: Nadav Haklai & Noam Rabinovici Supervisors: Mike Sumszyk & Roni Lavi Semester:Spring 2010.
Advanced Digital Circuits ECET 146 Week 3 Professor Iskandar Hack ET 221B,
Lab 2: Capturing and Displaying Digital Image
Technion – Israel Institute of Technology Department of Electrical Engineering High Speed Digital Systems Lab Spring 2009.
NetBurner MOD 5282 Network Development Kit MCF 5282 Integrated ColdFire 32 bit Microcontoller 2 DB-9 connectors for serial I/O supports: RS-232, RS-485,
© 2011 Altera Corporation—Public Introducing Qsys – Next Generation System Integration Platform AP Tech Roadshow.
Research Summary and Schedule m Yumiko Kimezawa August 1, 20121RPS.
OS Implementation On SOPC Midterm Presentation Performed by: Ariel Morali Nadav Malki Supervised by: Ina Rivkin.
ECE Department: University of Massachusetts, Amherst Using Altera CAD tools for NIOS Development.
1 3-General Purpose Processors: Altera Nios II 2 Altera Nios II processor A 32-bit soft core processor from Altera Comes in three cores: Fast, Standard,
Towards the Design of Heterogeneous Real-Time Multicore System m Yumiko Kimezawa February 1, 20131MT2012.
NIOS II Ethernet Communication Final Presentation
1 Introduction CEG 4131 Computer Architecture III Miodrag Bolic.
Altera’s Excalibur Development System Tyson Hall School of Electrical and Computer Engineering Georgia Institute of Technology.
Embedded Network Interface (ENI). What is ENI? Embedded Network Interface Originally called DPO (Digital Product Option) card Printer without network.
Lab 2 Parallel processing using NIOS II processors
A Skeleton NIOS II Project for the DE1 board :
Lab 2.
 Seattle Pacific University EE Logic System DesignAlteraBoard-2 Altera Cyclone II (484 Pin BGA) 22 Pins.
1 Introduction ELG 6158 Digital Systems Architecture Miodrag Bolic.
Ethernet Bomber Ethernet Packet Generator for network analysis
Teaching Digital Logic courses with Altera Technology
Embedded Systems Design with Qsys and Altera Monitor Program
Maj Jeffrey Falkinburg Room 2E46E
Nios II Processor: Memory Organization and Access
Arria 10 HPS External Memory Interface Guidelines
Lab 0: Familiarization with Equipment and Software
Lab 1: Using NIOS II processor for code execution on FPGA
DE2-115 Control Panel - Part II
NS Training Hardware.
UART and UART Driver B. Ramamurthy.
My First Nios II for Altera DE2-115 Board
Microcomputer Systems 1
Avalon Switch Fabric.
Programmable Logic Devices: CPLDs and FPGAs with VHDL Design
UART and UART Driver B. Ramamurthy.
Journey: Introduction to Embedded Systems
SOPC DE10-Lite Basic Computer Parallel port
Libo Dong Xirong Ye Zongyang Zhu Chunda Huang
Low cost FPGA implimentation of tracking system from USB to VGA
Founded in Silicon Valley in 1984
A small SOPC-based aircraft autopilot system that contains an FPGA with a Nios processor core, a DSP processor, and memory is seen above. The bottom sensor.
Figure 16.1 Setting the Nios II IDE workspace to the Nios II reference design software directory.
8051 Development System Details
Øyvind Hagen Senior Hardware Developer
Presentation transcript:

Figure 17.1 Import the default pin and project assignments for the UP 3 board.

Figure 17.2 It is important that the Advanced Import Options be set as shown here.

Figure 17.3 Specifying the name of the Nios II processor for your system

Figure 17.4 Beginning a Nios II design in the SOPC Builder.

Figure 17. 5 Nios II supports three different general configurations Figure 17.5 Nios II supports three different general configurations. Select Nios II/s for this tutorial

Figure 17. 6 Nios II supports four levels of debugging capabilities Figure 17.6 Nios II supports four levels of debugging capabilities. Select Level 1 for this tutorial.

Figure 17.7 These are the settings for the RS-232 UART device to be added to the Nios II system

Figure 17.8 These are the settings for the interval timer device to be added to the Nios II system.

(a) (b) Figure 17.9 These are the settings for the pushbutton PIO device to be added to the Nios II system.

(a) (b) Figure 17.10 These are the settings for the dipswitch PIO device to be added to the Nios II system.

(a) (b) Figure 17.11 These are the SDRAM controller settings for use with the SDRAM on the UP 3 board.

Figure 17.12 This is a conceptual drawing of the bus configuration with the Tristate Bridge connecting the main system bus and the shared peripheral bus.

(a) (b) Figure 17.13 These are the Flash memory settings for use with the Flash on the UP 3 board.

Figure 17.14 This is the completed Nios II design in SOPC Builder.

Figure 17.15 These are the processor configuration settings for the Nios II processor.

Figure 17.16 These are the initial settings for the ALTPLL module.

Figure 17.17 The final top-level schematic for the Nios II system.