IC Manufactured Done by: Engineer Ahmad Haitham.

Slides:



Advertisements
Similar presentations
FABRICATION PROCESSES
Advertisements

CMOS Fabrication EMT 251.
Lecture 0: Introduction
CMOS Process at a Glance
VLSI Design Lecture 2: Basic Fabrication Steps and Layout
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #6.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 CMOS Process Manufacturing Process.
Introduction to CMOS VLSI Design Lecture 0: Introduction
Design and Implementation of VLSI Systems (EN1600) lecture04 Sherief Reda Division of Engineering, Brown University Spring 2008 [sources: Sedra/Prentice.
Elettronica D. AA Digital Integrated Circuits© Prentice Hall 1995 Manufacturing Process CMOS Manufacturing Process.
Design and Implementation of VLSI Systems (EN0160) Sherief Reda Division of Engineering, Brown University Spring 2007 [sources: Sedra/Prentice Hall, Saint/McGrawHill,
Lecture #51 Lecture #5 – VLSI Design Review zPhotolithography zPatterning Silicon zProcess steps used are: yStarts with Si wafer yThermal oxidation yPhotoresist.
1 Lecture 5: IC Fabrication The Transistor Revolution First transistor Bell Labs, 1948 © Rabaey: Digital Integrated Circuits 2nd.
Paulo MoreiraTechnology1 Outline Introduction – “Is there a limit ?” Transistors – “CMOS building blocks” Parasitics I – “The [un]desirables” Parasitics.
Device Fabrication Example
Introduction Integrated circuits: many transistors on one chip.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process I Dr. Shiyan Hu Office: EERC 518 Adapted and modified from Digital Integrated.
ISAT 436 Micro-/Nanofabrication and Applications MOS Transistor Fabrication David J. Lawrence Spring 2001.
Z. Feng VLSI Design 1.1 VLSI Design MOSFET Zhuo Feng.
CMOS Fabrication Details
Manufacturing Process
CS/EE 6710 CMOS Processing. N-type Transistor + - i electrons Vds +Vgs S G D.
Outline Introduction CMOS devices CMOS technology
Lecture 0: Introduction. CMOS VLSI Design 4th Ed. 0: Introduction2 Introduction  Integrated circuits: many transistors on one chip.  Very Large Scale.
1. A clean single crystal silicon (Si) wafer which is doped n-type (ColumnV elements of the periodic table). MOS devices are typically fabricated on a,
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Chapter 2 Manufacturing Process March 7, 2003.
ECE484: Digital VLSI Design Fall 2010 Lecture: IC Manufacturing
Introduction to CMOS VLSI Design CMOS Fabrication and Layout Harris, 2004 Updated by Li Chen, 2010.
NanoFab Trainer Nick Reeder June 28, 2012.
Introduction EE1411 Manufacturing Process. EE1412 What is a Semiconductor? Low resistivity => “conductor” High resistivity => “insulator” Intermediate.
CMOS Fabrication nMOS pMOS.
ISAT 436 Micro-/Nanofabrication and Applications Photolithography David J. Lawrence Spring 2004.
IC Fabrication/Process
NMOS FABRICATION 1. Processing is carried out on a thin wafer cut from a single crystal of silicon of high purity into which the required p-impurities.
CORPORATE INSTITUTE OF SCIENCE & TECHNOLOGY, BHOPAL DEPARTMENT OF ELECTRONICS & COMMUNICATIONS NMOS FABRICATION PROCESS - PROF. RAKESH K. JHA.
©2008 R. Gupta, UCSD COSMOS Summer 2008 Chips and Chip Making Rajesh K. Gupta Computer Science and Engineering University of California, San Diego.
1 Overview of Fabrication Processes of MOSFETs and Layout Design Rules.
Dynamic Behavior of MOS Transistor. The Gate Capacitance t ox n + n + Cross section L Gate oxide x d x d L d Polysilicon gate Top view Gate-bulk overlap.
CMOS VLSI Fabrication.
Silicon Design Page 1 The Creation of a New Computer Chip.
CMOS FABRICATION.
EE141 Manufacturing 1 Chapter 2 Manufacturing Process and CMOS Circuit Layout 1 st rev. : March 7, nd rev. : April 10, 2003.
Farooq Ahmad Shah Manufacturing of Microprocessor.
Patterning - Photolithography
CMOS Fabrication EMT 251.
CSE477 L05 IC Manufacturing.1Irwin&Vijay, PSU, 2003 CSE477 VLSI Digital Circuits Fall 2003 Lecture 05: IC Manufacturing Mary Jane Irwin (
CMOS VLSI Design Lecture 2: Fabrication & Layout
Lecture 2 State-of-the art of CMOS Technology
1. Introduction. Diseño de Circuitos Digitales para Comunicaciones Introduction Integrated circuits: many transistors on one chip. Very Large Scale Integration.
Topics Design rules and fabrication SCMOS scalable design rules
CMOS Fabrication CMOS transistors are fabricated on silicon wafer
Subject Name: Fundamentals Of CMOS VLSI Subject Code: 10EC56
Manufacturing Process I
積體電路元件與製程 半導體物理 半導體元件 PN junction CMOS 製程.
Chapter 1 & Chapter 3.
VLSI System Design LEC3.1 CMOS FABRICATION REVIEW
Digital Integrated Circuits A Design Perspective
Silicon Wafer cm (5’’- 8’’) mm
_________ ______ _________ (with extended comments)
Lecture #25 OUTLINE Device isolation methods Electrical contacts to Si
Manufacturing Process I
VLSI Lay-out Design.
V.Navaneethakrishnan Dept. of ECE, CCET
Chapter 1.
VLSI Design Introduction
Manufacturing Process I
CSE 87 Fall 2007 Chips and Chip Making
Presentation transcript:

IC Manufactured Done by: Engineer Ahmad Haitham

The First Computers: BDE&ENIAC Vacuum Tube 1946 The Babbage Difference Engine (1832)

The Transistor Revolution First transistor Bell Labs, 1948 ECL 3-input Gate Motorola 1966 1st IC: Bipolar logic 1960’s

Intel 4004 and Pentium (IV) Ps 1971 1K transistors 1 KHz operation 2000 10M transistors 1 GHz operation

Let’s Start The Story !!!

The Silicon Cylinder called Ingot (1 or 2 Meters in Length) Can be Sliced into Hundreds of Smaller Circular Pieces Called Wafers Each Wafer Yields Hundreds or Thousands of Integrated Circuits

Single die Wafer (20 – 30) cm diameter (0.35 – 1.25) mm thick

The surface is free of Scratches and imperfections

Die or IC Fabrication There are 20 to 30 major steps. Each step require five or more operations. Hence, There are 100 to 200 distinct operations to produce a complete IC. Today, IC chip may be up to 30mm on each edge and contains 100 million devices (Transistor, Diode, Resistor,…..etc)

Some of operations

Oxidation: High temperature exposure of silicon to oxygen to form SiO2. Etching: Removal of undesired material with the use of chemical liquid or ionized gas etchant. Diffusion: Doping process to form n-type or p-type material by high temperature exposure to donor or acceptor impurities

Ion Implementation: High-energy bombardment of silicon with donor or acceptor ions from certain accelerator Chemical Vapor Deposition: Material such as metal or oxide are deposited out of a gaseous mixture. Metal can also be deposited using sputtering.

The basic flow in the IC fabrication process

In the PC running certain software Draw a schematic that shows the layout of the geometric patterns that implement The transistors and interconnection

The patterns are converted to a set of masks, one for each major step in The fabrication process. Masks are glass plates with patterns specify the information that will be Printed to the IC in a given step

Photolithography

What is Photolithography What is Photolithography? Process of transferring geometric shapes on a mask to the surface of a silicon wafer

MOSFET Photolithography

Grow SiO2 Deposit polysilicon layer

Wafer is then coated with a polymer which is sensitive to ultraviolet light called a photoresist

There are two basic types of Photoresists, Positive and Negative. Positive Photoresists becomes soluble when exposed with UV light. Negative Photoresists becomes polymerized, and more difficult to dissolve when exposed with UV light.

mask, which will be typically be a chromium pattern on a glass plate Ultraviolet light is then shone through the mask onto the photoresist Positive photoresist

The photoresist is then washed by developer, The resist exposed with UV light will be dissolved

Etch the unwanted polysilicon. Etching is the process where unwanted areas are removed by either dissolving them in a wet chemical solution (Wet Etching) or by reacting them with gases in a plasma to form volatile products (Dry Etching)

Remove the photoresist. The polysilicon pattern is done.

Implant Source & Drain regions of the MOSFET

Implant dopant ions through patterned openings in photoresist

Repeat metal layers.

Create contact windows, deposit & pattern Metal layer

Fabrication Process for DSM CMOS 1- Define Well areas and transistor regions. NMOS is diffused in a p-type well PMOS is diffused in a n-type well 2- Trenches are dug out of the silicon between the wells 3- Oxide is deposited in these stenches using the chemical vapor deposition process (CVD).

4- Define the gate region. Clean thermal oxide is grown in the transistor area by exposure to oxygen in a furnace.

5- Define the poly gate. Again a polycrystalline silicon layer is deposited by CVD 6- Undesired poly and oxide are removed by chemical etching or by plasma (Reactive gas)

7- Form source/drain regions 7- Form source/drain regions. Ion implementation is used for the doping step.

8- Depositing silicide material to lower the resistance since because the source, drain and gate materials have relatively high resistance which may slow down the operation of the transistor..

IC Fabrication

Layout and Design Rules

The minimum feature size is L, the channel length of the MOSFET. Scalable rules (abstract dimensional unit , usually half of minimum feature size) The minimum feature size is L, the channel length of the MOSFET. MOSIS SCMOS http://www.mosis.org/Technical/Designrules/scmos/scmos-main.html#tech-codes http://www.mosis.org/Technical/Layermaps/lm-scmos_scna.html

In general, there are three main classes of design rule specifications In general, there are three main classes of design rule specifications. These are Minimum Width. Which is the smallest dimension permitted for any object in the layout drawing Spacing. Which is the smallest distance permitted between the edges of two objects. Surround. This apply to objects placed within larger objects (such as contacts). Every layer has minimum width and minimum spacing value, while surround are specified as required.

SCMOS Layout Rules - NWell

SCMOS Layout Rules - Active

SCMOS Layout Rules - Poly

SCMOS Layout Rules – Select

SCMOS Layout Rules - Contact to Poly & Contact to Active

SCMOS Layout Rules - Metal1

SCMOS Layout Rules - Via

SCMOS Layout Rules - Metal2

NMOS Layout

PMOS Layout

CMOS Inverter Circuit

STICK DIAGRAM Vdd = 5V   pMOS N MOS Vin

Stick Diagrams In Out V DD GND A Out V DD GND B Inverter NAND2

The steps to draw the layout of the CMOS inverter using L-EDIT SOFTWARE

* NODE NAME ALIASES * 1 = VSS (-10,-19.999) * 2 = VDD (-12.5,43.5) * 3 = VOUT (43.999,50.5) * 4 = VIN (23.499,51.5) Cpar1 1 0 C=6.36444f Cpar2 2 0 C=9.65448f Cpar3 3 0 C=9.51948f M4 3 4 2 2 PMOS L=0.6u W=3u AD=7.2p PD=10.8u AS=7.2p PS=10.8u M5 3 4 1 1 NMOS L=0.6u W=1.2u AD=3.96p PD=8.4u AS=3.96p PS=8.4u .END