P. Baron CEA IRFU/SEDI/LDEFACTAR Meeting Santiago de Compostela March 11, 2008 1 A review of AFTER+ chip Its expected requirements At this time, AFTER+

Slides:



Advertisements
Similar presentations
Towards HadronPhysics3 Towards HadronPhysics3. JointGEM continuation  readout electronics  n-XYTER ?  T2K After ?  active TPC  large area prototype.
Advertisements

JRA01: ACTAR Collaboration : GANIL, DAPNIA Saclay, CENBG Bordeaux, Univ. Liverpool, Daresbury, GSI, Univ. Santiago de Compostela Objectives: Investigate.
1 ACTAR meeting – Santiago March 2008 Requirements Features required not available in standard ASICs for HEP: Auto-triggerable. Large dynamic range. Low.
Specific requirements for analog electronics of a high counting rate TRD Vasile Catanescu NIHAM - Bucharest CBM 10th Collaboration Meeting Sept 25 – 28,
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
1 MTD Readout Electronics J. Schambach University of Texas Hefei, March 2011.
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
Ultrafast 16-channel ADC for NICA-MPD Forward Detectors A.V. Shchipunov Join Institute for Nuclear Research Dubna, Russia
Front-end electronics for Time Projection Chamber I.Konorov Outlook:  TPC requirements  TPC readout options  Options for TPC FE chips  Prototype TPC.
ACTAR Nov 05 Lolly Pollacco CEA Saclay Front End Electronics for ACTAR.
20 Feb 2002Readout electronics1 Status of the readout design Paul Dauncey Imperial College Outline: Basic concept Features of proposal VFE interface issues.
- Frédéric Druillole - Présentation du SEDI 1 30/06/2015 Complete electronic Readout for Active Target (CERAT) Project Project Physicist’s demands Physicist’s.
Development of novel R/O electronics for LAr detectors Max Hess Controller ADC Data Reduction Ethernet 10/100Mbit Host Detector typical block.
Pattern Gas Detectors. Towards an R&D Collaboration CERN, 10 September P. Baron1, A. Delbart1, X. de la Broise1, D. Calvet1,
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
L.Royer– Calice DESY – July 2010 Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand R&D LPC Clermont-Fd dedicated to the.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
Readout ASIC for SiPM detector of the CTA new generation camera (ALPS) N.Fouque, R. Hermel, F. Mehrez, Sylvie Rosier-Lees LAPP (Laboratoire d’Annecy le.
P. Baron CEA IRFU/SEDI/LDEFACTAR WORKSHOP Bordeaux (CENBG) June 17, Functionality of AFTER+ chip applications & requirements At this time, AFTER+
1 E. Delagnes Saclay Dec 3rd CLAS12 Micromegas Tracker: FE electronics
Front End Circuit.. CZT FRONT END ELECTRONICS INTERFACE CZTASIC FRONT END ELECTRONICS TO PROCESSING ELECTRONICS -500 V BIAS+/-2V +/-15V I/O signal.
Features of the new Alibava firmware: 1. Universal for laboratory use (readout of stand-alone detector via USB interface) and for the telescope readout.
Hold signal Variable Gain Preamp. Variable Slow Shaper S&H Bipolar Fast Shaper 64Trigger outputs Gain correction (6 bits/channel) discriminator threshold.
HINP32C Southern Illinois University Edwardsville VLSI Design Research Laboratory Washington University in Saint Louis Nuclear Reactions Group.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
1 FADC Boards for JPARC-K Preliminary Proposal Mircea Bogdan November 16, 2006.
1 G.Pessina, RICH Elec Upg, 11 April 2010 Analog Channels per chip4 to 8 Digital channel per chip4 to 8 Wire-bond pitch (input channels) Input capacitance.
NUMI Off Axis NUMI Off Axis Workshop Workshop Argonne Meeting Electronics for RPCs Gary Drake, Charlie Nelson Apr. 25, 2003 p. 1.
Development of the Readout ASIC for Muon Chambers E. Atkin, I. Bulbalkov, A. Voronin, V. Ivanov, P. Ivanov, E. Malankin, D. Normanov, V. Samsonov, V. Shumikhin,
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
Front-End Electronics for PHENIX Time Expansion Chamber W.C. Chang Academia Sinica, Taipei 11529,Taiwan A. Franz, J. Fried, J. Gannon, J. Harder, A. Kandasamy,
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
SPIROC update Felix Sefkow Most slides from Ludovic Raux HCAL main meeting April 18, 2007.
Status of the n-XYTER testing Knut Solvag, Gerd Modzel, Christian Schmidt, Markus Höhl, Andrea Brogna, Ullrich Trunk, Hans-Kristian Soltveit CBM.
Sampling chip psTDC_02 Jean-Francois Genat – Herve Grabas Mary Heinz – Eric Oberla 1/27/ psTDC_02 presentation.
Slide 1Turisini M. Frontend Electronics M.Turisini, E. Cisbani, P. Musico CLAS12 RICH Technical Review, 2013 June Requirements 2.Description of.
ILD/ECAL MEETING 2014, 東京大学, JAPAN
QIE10 development Nov. 7, 2011: The first full-chip prototype was submitted to MOSIS. Output is 2-bit exponent (four ranges) and 6-bit mantissa (non-linear.
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
VMM Update Front End ASIC for the ATLAS Muon Upgrade V. Polychronakos BNL RD51 - V. Polychronakos, BNL10/15/131.
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
PArISROC Photomultiplier Array Integrated in Sige Read Out Chip Selma Conforti Frédéric Dulucq Christophe de La Taille Gisèle Martin-Chassard Wei
1 E. Delagnes Saclay Dec 3rd FE electronics for Micromégas Trackers
Pixel structure in Timepix2 : practical limitations June 15, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
C.Beigbeder, D.Breton, M.El Berni, J.Maalmi, V.Tocut – LAL/In2p3/CNRS L.Leterrier, S. Drouet - LPC/In2p3/CNRS P. Vallerand - GANIL/CNRS/CEA SuperB -Collaboration.
CEA DSM Irfu IDeF-X HD Imaging Detector Front-end for X-ray with High Dynamic range Alicja Michalowska, CEA-IRFU 1 Journées VLSI June 2010.
ASAD Workshop Saclay (CEA Irfu) November 25, AGET circuit: Application Information actar.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
The AGET chip Circuit overview, First data & Status
Status of front-end electronics for the OPERA Target Tracker
DAQ ACQUISITION FOR THE dE/dX DETECTOR
STATUS OF SPIROC measurement
Journées VLSI-FPGA-PCB Juin 2010 Xiaochao Fang
A General Purpose Charge Readout Chip for TPC Applications
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
CTA-LST meeting February 2015
Front-end and VME / VXI readout electronics for ASICs
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
From SNATS to SCATS C. Beigbeder1, D. Breton1,F.Dulucq1, L. Leterrier2, J. Maalmi1, V. Tocut1, Ph. Vallerand3 1 : LAL Orsay, France (IN2P3 – CNRS) 2 :
A Readout Electronics System for GEM Detectors
Ongoing R&D in Orsay/Saclay on ps time measurement: a USB-powered 2-channel 3.2GS/s 12-bit digitizer D.Breton (LAL Orsay), E.Delagnes (CEA/IRFU) Séminaire.
A First Look J. Pilcher 12-Mar-2004
TPC electronics Atsushi Taketani
X. Zhu1, 3, Z. Deng1, 3, A. Lan2, X. Sun2, Y. Liu1, 3, Y. Shao2
Jean-Francois Genat – Herve Grabas Mary Heinz – Eric Oberla
AMICSA, June 2018 Leuven, Belgium
PID meeting Mechanical implementation Electronics architecture
Ongoing R&D in Orsay/Saclay on ps time measurement: status of the USB-powered 2-channel 3.2GS/s 12-bit digitizer D.Breton & J.Maalmi (LAL Orsay), E.Delagnes.
Preliminary design of the behavior level model of the chip
Presentation transcript:

P. Baron CEA IRFU/SEDI/LDEFACTAR Meeting Santiago de Compostela March 11, A review of AFTER+ chip Its expected requirements At this time, AFTER+ must fit the specifications of: ACTAR/GANIL TPC/GLAD/R3B/FAIR TPC&ACTIVE TARGET/MSU TPC/CENBG

ACTAR Meeting Santiago de Compostela March 11, AFTER+: Architecture Main features for AFTER+: 72 Analog Channels; Slow Control & test.72 Analog Channels; Slow Control & test. Main features for the channel Input Current Polarity: positive or negative.Input Current Polarity: positive or negative. CSA + PZC + Filter (semi-Gaussian order 2).CSA + PZC + Filter (semi-Gaussian order 2). [Possibility to bypass the CSA and to enter directly to the filter or SCA input]. 511 analog memory cells.511 analog memory cells. Auto Triggering: discriminator + threshold (DAC) + inhibition.Auto Triggering: discriminator + threshold (DAC) + inhibition. Main features for the readout Analog OR of the 72 discriminator outputs [1 current output].Analog OR of the 72 discriminator outputs [1 current output]. Address of the hit channel (through slow control link).Address of the hit channel (through slow control link). 4 SCA readout modes.4 SCA readout modes. Serial Interface Mode CK In Test CSA;CR;SCAin (N°1) Asic “Spy” Mode Readout Mode AFTER+ 511 cells SCAFILTER tpeak CSA 1 channel x72in(76out) 76 to 1 SCA MANAGER SLOW CONTROL W / R CK ADC TEST Charge range Power on Reset BUFFER Σ 72 discriminator outputs ADC DAC Discri inhibit external 12-bit ADC [AD9229] BUFFER

ACTAR Meeting Santiago de Compostela March 11, ADC AFTER+ SCA FILTER CSA 1 channel x72in(76out) 76 to 1 SCA MANAGER SLOW CONTROL WriteRead TEST DAC Discri inhibit BUFFER AFTER+: Mode of operation Trigger_out Discri_in Discri_out Hit_channel Trigger_out Write_SCA Read_Address_hit channel Reset Read_SCA Data_SCA_out Asic management (local or global) SCA read: READ & CK read SCA write: Write & CK write Slow control: Din, Dout, CK, CS Test: DAC DAC ADC control Trigger control: multiplicity & detection Reset: hit_channel register Reset SCA_in Channel i Stop Sampling: on external or local Trigger SCA write address read SCA read SCA write

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: Charge measurement Charge Range 3 charge ranges 120fC [750keV], 1pC [6.25MeV] & 10pC [62.5MeV] Adjustable / channel Charge Measurement Output dynamic range: 2V (differential); match the ADC specification [12-bit ADC AD9229] I.N.L: < 2% Peaking Time 16 values: 50ns to 1µs Adjustable / chip Charge Resolution Configuration: Charge Range:120fC; Peaking Time: 200ns; Cin Asic < 30pF asked: < 600 e- rms; possibility: < 850 e- rms.

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: SCA SCA memory cells 511 Sampling frequency 1 MHz to 100 MHz Time Resolution Correlated to the sampling frequency Jitter: < 2ns Reading frequency 20 MHz to 25 MHz

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: trigger Discriminator solution L.E.D Inhibition: / channel Trigger output Current: Σ 72 discriminators OR_hit channel I in I=I in Hit channel 01 I in I=I in Hit channel 02 I in I=I in Hit channel i I in I=I in Hit channel x Iin Slow Control Register (2 bits) I in Trigger time resolution The trigger time resolution will be dependent on the input charge, threshold & peaking time value => no spec.

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: trigger Input dynamic range 5% of asic input dynamic range IN.L: < 5 % Threshold value Common DAC: 3 bits + 1 bit of polarity Individual DAC: 4 bits Comment: DACLSB = 0.04% of asic input dynamic range Minimum threshold value Minimum value: ≥ noise Comment: [Preliminary result] 120fC; 30pF; 200ns minimum # 3 keV ( 0.5fC; 0.4 % of asic input dynamic range)

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: Readout Readout frequency 20 MHz to 25 MHz Readout mode: 1 channel means 511 SCA cells All channels [Treadout # 2ms] Hit channels [Treadout # 26µs x nchannel] Specific channels [Treadout # 26µs x nchannel] internal Readout buffer 2 [controlled by slow control] Comment: for all the 4 readout modes ?? Readout mode: 1 channel means 511, 256 or 128 SCA cells Comment: for all the 3 readout modes ??

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: Test Calibration External capacitor; test on 1 channel / 72 “test” 3 internal capacitors (1 / charge range); test on 1 channel / 72 Functional 1 internal capacitor/channel; test on 1, few or all channels

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: Counting rate & Power Counting Rate 1 kHz max. [CENBG] Power consumption < 10 mW / channel

ACTAR Meeting Santiago de Compostela March 11, AFTER+ Requirements: Conclusion The design of the chip could be started if all the requirements are defined, approved and fixed. Don’t forget that this chip is only one element of the global readout electronic. Generally, the specifications for the asic and the global electronic architecture are defined in the same time.