Design and Application of Power Optimized High-Speed CMOS Frequency Dividers.

Slides:



Advertisements
Similar presentations
ASYNC07 High Rate Wave-pipelined Asynchronous On-chip Bit-serial Data Link R. Dobkin, T. Liran, Y. Perelman, A. Kolodny, R. Ginosar Technion – Israel Institute.
Advertisements

Robust Low Power VLSI R obust L ow P ower VLSI Sub-threshold Sense Amplifier (SA) Compensation Using Auto-zeroing Circuitry 01/21/2014 Peter Beshay Department.
Introduction to CMOS VLSI Design Sequential Circuits.
EE415 VLSI Design Sequential Logic [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
ECE C03 Lecture 81 Lecture 8 Memory Elements and Clocking Hai Zhou ECE 303 Advanced Digital Design Spring 2002.
MICROELETTRONICA Sequential circuits Lection 7.
Lecture 11: Sequential Circuit Design. CMOS VLSI DesignCMOS VLSI Design 4th Ed. 11: Sequential Circuits2 Outline  Sequencing  Sequencing Element Design.
Differential pass transistor pulsed latch Moo-Young Kim, Inhwa Jung, Young-Ho Kwak, Chulwoo Kim 指導老師 : 魏凱城 老師 學 生 : 蕭荃泰彰化師範大學積體電路設計研究所.
(Neil west - p: ). Finite-state machine (FSM) which is composed of a set of logic input feeding a block of combinational logic resulting in a set.
Z. Feng MTU EE4800 CMOS Digital IC Design & Analysis EE4800 CMOS Digital IC Design & Analysis Lecture 11 Sequential Circuit Design Zhuo Feng.
A Low-Power 9-bit Pipelined CMOS ADC for the front-end electronics of the Silicon Tracking System Yuri Bocharov, Vladimir Butuzov, Dmitry Osipov, Andrey.
Sequential Circuits IEP on Synthesis of Digital Design Sequential Circuits S. Sundar Kumar Iyer.
Synchronous Digital Design Methodology and Guidelines
SEQUENTIAL LOGIC Digital Integrated Circuits© Prentice Hall 1995 Introduction.
Ultra Low Power PLL Implementations Sudhanshu Khanna ECE
Dynamic Scan Clock Control In BIST Circuits Priyadharshini Shanmugasundaram Vishwani D. Agrawal
Externally Tested Scan Circuit with Built-In Activity Monitor and Adaptive Test Clock Priyadharshini Shanmugasundaram Vishwani D. Agrawal.
Designing Combinational Logic Circuits: Part2 Alternative Logic Forms:
Digital Integrated Circuits© Prentice Hall 1995 Sequential Logic SEQUENTIAL LOGIC.
Die-Hard SRAM Design Using Per-Column Timing Tracking
Low-Power CMOS SRAM By: Tony Lugo Nhan Tran Adviser: Dr. David Parent.
Introduction to Analog-to-Digital Converters
Chapter #6: Sequential Logic Design 6.2 Timing Methodologies
Digital Integrated Circuits for Communication
Flip Flops. Clock Signal Sequential logic circuits have memory Output is a function of input and present state Sequential circuits are synchronized by.
ALL-DIGITAL PLL (ADPLL)
1 EE 587 SoC Design & Test Partha Pande School of EECS Washington State University
Wireless RF Receiver Front-end System – Wei-Liang Chen Wei-Liang Chen Wireless RF Receiver Front-end System Yuan-Ze University, VLSI Systems Lab
Digital Integrated Circuits© Prentice Hall 1995 Sequential Logic SEQUENTIAL LOGIC.
© Digital Integrated Circuits 2nd Sequential Circuits Digital Integrated Circuits A Design Perspective Designing Sequential Logic Circuits Jan M. Rabaey.
Experimental results obtained from a 1.6 GHz CMOS Quadrature Output PLL with on-chip DC-DC Converter Owen Casha Department of Micro & Nanoelectronics University.
Design of Robust, Energy-Efficient Full Adders for Deep-Submicrometer Design Using Hybrid-CMOS Logic Style Sumeer Goel, Ashok Kumar, and Magdy A. Bayoumi.
Introduction to Sequential Logic Design Flip-flops.
EE415 VLSI Design DYNAMIC LOGIC [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
1.  Why Digital RF?  Digital processors are typically implemented in the latest CMOS process → Take advantages scaling. (e.g. density,performance) 
Abdullah Aldahami ( ) Feb26, Introduction 2. Feedback Switch Logic 3. Arithmetic Logic Unit Architecture a.Ripple-Carry Adder b.Kogge-Stone.
Guohe Yin, U-Fat Chio, He-Gong Wei, Sai-Weng Sin,
MICAS Department of Electrical Engineering (ESAT) Design-In for EMC on digital circuit October 27th, 2005 AID–EMC: Low Emission Digital Circuit Design.
Paper review: High Speed Dynamic Asynchronous Pipeline: Self Precharging Style Name : Chi-Chuan Chuang Date : 2013/03/20.
FPGA-Based System Design: Chapter 3 Copyright  2004 Prentice Hall PTR Topics n Latches and flip-flops. n RAMs and ROMs.
DCSL & LVDCSL: A High Fan-in, High Performance Differential Current Switch Logic Families Dinesh Somasekhaar, Kaushik Roy Presented by Hazem Awad.
Digital Integrated Circuits© Prentice Hall 1995 Sequential Logic SEQUENTIAL LOGIC.
Low Power – High Speed MCML Circuits (II)
Delay Locked Loop with Linear Delay Element
Digital System Clocking: High-Performance and Low-Power Aspects Vojin G. Oklobdzija, Vladimir M. Stojanovic, Dejan M. Markovic, Nikola M. Nedovic Wiley-Interscience.
MICAS Department of Electrical Engineering (ESAT) Design-In for EMC on digital circuit December 5th, 2005 Low Emission Digital Circuit Design Junfeng Zhou.
L 19: Low Power Circuit Optimization. Power Optimization Modeling and Technology Circuit Design Level –logic Families –low-power Flip-Flops –low-power.
XIAOYU HU AANCHAL GUPTA Multi Threshold Technique for High Speed and Low Power Consumption CMOS Circuits.
A 1-V 2.4-GHz Low-Power Fractional-N Frequency Synthesizer with Sigma-Delta Modulator Controller 指導教授 : 林志明 教授 學生 : 黃世一 Shuenn-Yuh Lee; Chung-Han Cheng;
Adviser : Hwi-Ming Wang Student : Wei-Guo Zhang Date : 2009/7/14
Reading Assignment: Rabaey: Chapter 9
1 A High-Speed and Wide Detectable Frequency Range Phase Detector for DLLs Babazadeh, H.; Esmaili, A.; Hadidi, K.; NORCHIP, 2009 Digital Object Identifier:
© Sean Nicolson, BCTM 2006 © Sean Nicolson, 2007 A 2.5V, 77-GHz, Automotive Radar Chipset Sean T. Nicolson 1, Keith A. Tang 1, Kenneth H.K. Yau 1, Pascal.
Phase Locked Loops VCO Ref LO PFD fLO=fref*N/M
Timothy O. Dickson and Sorin P. Voinigescu Edward S. Rogers, Sr. Dept of Electrical and Computer Engineering University of Toronto CSICS November 15, 2006.
A 20/30 Gbps CMOS Backplane Driver with Digital Pre-emphasis Paul Westergaard, Timothy Dickson, and Sorin Voinigescu University of Toronto Canada.
EE415 VLSI Design THE INVERTER [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
Seok-jae, Lee VLSI Signal Processing Lab. Korea University
Dynamic Logic.
EE141 Combinational Circuits 1 Chapter 6 (I) Designing Combinational Logic Circuits Dynamic CMOS LogicDynamic CMOS Logic V1.0 5/4/2003.
Review: Sequential Definitions
Wei-chih A Low-Voltage Low-Power Sigma-Delta Modulator for Broadband Analog-to-Digital Conversion IEEE Journal Of Solid-state Circuits, Vol. 40, No. 9,
April 12 | Comparison of Sophisticated Synthesizer Concepts and Modern Step Attenuator Implementations | 2 Comparison of Sophisticated Synthesizer Concepts.
M. Atef, Hong Chen, and H. Zimmermann Vienna University of Technology
High Gain Transimpedance Amplifier with Current Mirror Load By: Mohamed Atef Electrical Engineering Department Assiut University Assiut, Egypt.
A 13.5-mW 5-GHz Frequency Synthesizer With Dynamic Divider
A Novel 1. 5V CMFB CMOS Down-Conversion Mixer Design for IEEE 802
Combinational Circuit Design
A 12 bit 50 MS/s Dual Channel Time Domain Two Step ADC
A 12 bit 50 MS/s Dual Channel Time Domain Two Step ADC
Presentation transcript:

Design and Application of Power Optimized High-Speed CMOS Frequency Dividers

Outline Approach 2 Conclusion 4 Application 3 3 Background 3 1

PLL DDS RF circuit … AApplication Circuit Partition Architecture Select FF CSolution High Frequency P = CVdd 2 fα BChallenge Background -high speed frequency divider

Approach -register based frequency dividers First stage 1.Sense Amplifer have small Tdq delay 2.Only two FF 3.Only one differential logic control state Counter-based approach require a lot of registers Divide by two

Approach -register based frequency dividers Second Stage 1.MSFF have small power dissipation 2.Only three MSFF 3.Only one logic eliminate forbidden state Divide by 5

Approach -register based frequency dividers

90-nm technology 1.1V Power Supply 5.5GHz 190 uW/GHZ Reduce 3/4 Approach -register based frequency dividers Result

 Edge triggered FF Data to Q delay is to long  Conventional MS latch Be at risk of race condition  Single ended structure Cannot produce precise phase skew signal Fully Differential high speed low power divider based on CMOS logic Conventional IQ divider with 90 degree phase skew Approach -high speed IQ divider architecture

First Part: Pulse Generator  High frequency input signal Interconnection is simple  Differential feedback structure Low error rate  Low power dissipation No static current source  Disadvantage

Approach -high speed IQ divider architecture Second Part: Post processing stageSignal diagram

Approach -high speed IQ divider architecture PSPICE simulation The worst process corner Conditions: 1 Voltage 7GHz input signal

Approach -high speed IQ divider architecture The complete circuit does not contain any current sources The circuit does not require full swing signals at the internal nodes. The circuit is absolutely symmetric. Advantages

Approach -performance evaluation The high accuracy of the phase skew can be achieved only if the symmetry of the circuit is maintained in the layout of the divider block(wiring and layout). Structure : Two sense-amplifiers One shifter core Two SR latches Implementation of divider in 90 nm CMOS technology

Approach -performance evaluation The divider consumes 0.36 mW/GHz at 1.0 V and 1.02 mW/GHz at 1.6 V at a maximum operation frequency of 12.4 GHz. Sensitive curves

Application -phase rotator and application in dual modulus pre scaler Conventional approach Additional phase synthesizer Asymmetric layout

Application -phase rotator and application in dual modulus pre scaler Proposed divider Dynamic coupling stage phase generator and selector in one circuit block Symmetric architecture

Application -phase rotator and application in dual modulus pre scaler Pre scaler using proposed IQ divider master-slave toggle flip-flops

Application -phase rotator and application in dual modulus pre scaler Performance

Application -signal generation for IQ signal mixer Performance Process variations and supply noise do not degrade the signal quality excessively

Conclusion A high-speed low-power divider topology without static current sources has been proposed for a 90-nm low-power CMOS technology. A maximum input frequency of 12.4 GHz is achieved with a maximum power consumption of 1.02 uW/GHz. The fully symmetric circuit allows for the generation of output signals with a highly precise phase skew of 90 deg.