HV/HR-CMOS sensors (A quick overview from personal perspective, which is biased on ATLAS strips work) V. Fadeyev SCIPP / UCSC SiD mtg at SLAC, 2015-01-14.

Slides:



Advertisements
Similar presentations
H1 SILICON DETECTORS PRESENT STATUS By Wolfgang Lange, DESY Zeuthen.
Advertisements

The ATLAS Pixel Detector
ATLAS Module building at Glasgow
Development of an Active Pixel Sensor Vertex Detector H. Matis, F. Bieser, G. Rai, F. Retiere, S. Wurzel, H. Wieman, E. Yamamato, LBNL S. Kleinfelder,
Studies and status of CMOS-based sensors research and development for ATLAS strip detector upgrade 1 Vitaliy Fadeyev, Zach Galloway, Herve Grabas, Alexander.
Victoria04 R. Frey1 Silicon/Tungsten ECal Status and Progress Ray Frey University of Oregon Victoria ALCPG Workshop July 29, 2004 Overview Current R&D.
For high fluence, good S/N ratio thanks to: Single strip leakage current I leak  95nA at T  -5C Interstrip capacitance  3pF SVX4 chip 10 modules fully.
ATLAS SCT module performance: beam test results José E. García.
The LHCb Inner Tracker LHCb: is a single-arm forward spectrometer dedicated to B-physics acceptance: (250)mrad: The Outer Tracker: covers the large.
ATLAS detector upgrades ATLAS off to a good start – the detector is performing very well. This talk is about the changes needed in ATLAS during the next.
Embedded Pitch Adapters a high-yield interconnection solution for strip sensors M. Ullán, C. Fleta, X. Fernández-Tejero, V. Benítez CNM (Barcelona)
The BTeV Tracking Systems David Christian Fermilab f January 11, 2001.
SVX4 chip 4 SVX4 chips hybrid 4 chips hybridSilicon sensors Front side Back side Hybrid data with calibration charge injection for some channels IEEE Nuclear.
U.S. ATLAS Executive Meeting Upgrade R&D August 3, 2005Toronto, Canada A. Seiden UC Santa Cruz.
11 th RD50 Workshop, CERN Nov Results with thin and standard p-type detectors after heavy neutron irradiation G. Casse.
Monolithic Pixels R&D at LBNL Devis Contarato Lawrence Berkeley National Laboratory International Linear Collider Workshop, LCWS 2007 DESY Hamburg, May.
Semi-conductor Detectors HEP and Accelerators Geoffrey Taylor ARC Centre for Particle Physics at the Terascale (CoEPP) The University of Melbourne.
ECFA ILC Workshop, November 2005, ViennaLadislav Andricek, MPI für Physik, HLL DEPFET Project Status - in Summary Technology development thinning technology.
Annual Meeting WP2- Sensors Heinz Pernegger / CERN 20 November 2013.
1 Digital Active Pixel Array (DAPA) for Vertex and Tracking Silicon Systems PROJECT G.Bashindzhagyan 1, N.Korotkova 1, R.Roeder 2, Chr.Schmidt 3, N.Sinev.
1 G. Pellegrini The 9th LC-Spain meeting 8th "Trento" Workshop on Advanced Silicon Radiation Detectors 3D Double-Sided sensors for the CMS phase-2 vertex.
RD50 participation in HV-CMOS submissions G. Casse University of Liverpool V. Fadeyev Santa Cruz Institute for Particle Physics Santa Cruz, USA HV-CMOS.
The ATLAS SemiConductor Tracker Abstract The ATLAS SemiConductor Tracker (SCT) is presented. About silicon micro-strip sensors with a total active.
Fully depleted MAPS: Pegasus and MIMOSA 33 Maciej Kachel, Wojciech Duliński PICSEL group, IPHC Strasbourg 1 For low energy X-ray applications.
1 An introduction to radiation hard Monolithic Active Pixel Sensors Or: A tool to measure Secondary Vertices Dennis Doering*, Goethe University Frankfurt.
Foundry Characteristics
Thin Silicon R&D for LC applications D. Bortoletto Purdue University Status report Hybrid Pixel Detectors for LC.
CMOS Activities K. Arndt, D. Bortoletto, T. Huffman, J.J. John, K. Kanisauskas, R. Nickerson, R. Plackett, L. Vigani With many thanks to V. Fadeyev (SCIPP.
PHASE-1B ACTIVITIES L. Demaria – INFN Torino. Introduction  The inner layer of the Phase 1 Pixel detector is exposed to very high level of irradiation.
T. Kawamoto1 ATLAS muon small wheels for ATLAS phase-1 upgrade LHCC T. Kawamoto (New) small wheels ? Why new small wheels for high.
AMS HVCMOS status Raimon Casanova Mohr 14/05/2015.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
Technology Overview or Challenges of Future High Energy Particle Detection Tomasz Hemperek
UK Activities on pixels. Adrian Bevan 1, Jamie Crooks 2, Andrew Lintern 2, Andy Nichols 2, Marcel Stanitzki 2, Renato Turchetta 2, Fergus Wilson 2. 1 Queen.
Trends and synergies in solid state tracking R&D Executive Summary of the session Frank Hartmann.
10th Trento Workshop on Radiation Detectors HVCMOS Sensors for LHC Upgrade Felix Michael Ehrler, Robert Eber Daniel Münstermann, Branislav Ristic, Mathieu.
The development of the readout ASIC for the pair-monitor with SOI technology ~irradiation test~ Yutaro Sato Tohoku Univ. 29 th Mar  Introduction.
Radiation hardness of Monolithic Active Pixel Sensors (MAPS)
LHCb Vertex Detector and Beetle Chip
On a eRHIC silicon detector: studies/ideas BNL EIC Task Force Meeting May 16 th 2013 Benedetto Di Ruzza.
W. Kucewicz a, A. A.Bulgheroni b, M. Caccia b, P. Grabiec c, J. Marczewski c, H.Niemiec a a AGH-Univ. of Science and Technology, Al. Mickiewicza 30,
WG3 – STRIP R&D ITS - COMSATS P. Riedler, G. Contin, A. Rivetti – WG3 conveners.
-1-CERN (11/24/2010)P. Valerio Noise performances of MAPS and Hybrid Detector technology Pierpaolo Valerio.
J. Brau LCWS 2006 March, J. Brau LCWS Bangalore March, 2006 C. Baltay, W. Emmet, H. Neal, D. Rabinowitz Yale University Jim Brau, O. Igonkina,
Ideas for Super LHC tracking upgrades 3/11/04 Marc Weber We have been thinking and meeting to discuss SLHC tracking R&D for a while… Agenda  Introduction:
SuperKEKB 3nd open meeting July 7-9, 2009 Hans-Günther Moser MPI für Physik Sensor and ASIC R&D Sensor Prototype Production: running, ASICs: Switcher,
Upgrade PO M. Tyndel, MIWG Review plans p1 Nov 1 st, CERN Module integration Review – Decision process  Information will be gathered for each concept.
Giulio Pellegrini 27th RD50 Workshop (CERN) 2-4 December 2015 Centro Nacional de MicroelectrónicaInstituto de Microelectrónica de Barcelona 1 Status of.
RD program on hybrids & Interconnects Background & motivation At sLHC the luminosity will increase by a factor 10 The physics requirement on the tracker.
Giulio Pellegrini Actividades 3D G. Pellegrini, C. Fleta, D. Quirion, JP Balbuena, D. Bassignana.
L. Ratti a,b, M. Dellagiovanna a, L. Gaioni a,b, M. Manghisoni b,c, V. Re b,c, G. Traversi b,c, S. Bettarini d,e, F. Morsani e, G. Rizzo d,e a Università.
Ideas on MAPS design for ATLAS ITk. HV-MAPS challenges Fast signal Good signal over noise ratio (S/N). Radiation tolerance (various fluences) Resolution.
Hybrid CMOS strip detectors J. Dopke for the ATLAS strip CMOS group UK community meeting on CMOS sensors for particle tracking , Cosenors House,
Draft of 3 year CMOS Strip Programme Need to advise WG3 on likely resource requirement Draft Outline provided at Valencia Discuss and improve basis for.
TCT measurements of HV-CMOS test structures irradiated with neutrons I. Mandić 1, G. Kramberger 1, V. Cindro 1, A. Gorišek 1, B. Hiti 1, M. Mikuž 1,2,
Alternative tracking technologies: Depleted CMOS Marcos Fernández García IFCA-CSIC & Departamento de Física Moderna (Universidad de Cantabria) [also visiting.
Dima Maneuski, Advances in rad-hard MAPS 2016, Birmingham
HV/HR CMOS in Oxford: Facilities, experience, and interests Arndt, Bortoletto, Huffman, Jaya John, Nickerson, Placket, Shipsey, Vigani.
Introduction HV HR CMOS ATLAS R&D
FBK / INFN Roma, November , 17th 2009 G. Darbo - INFN / Genova
SVT – SuperB Workshop – SLAC 6-9 Oct 2009
IBL Overview Darren Leung ~ 8/15/2013 ~ UW B305.
Update on Annealing Studies for Severely Irradiated Silicon Detectors
ATLAS strip CMOS Development of Sensors for possible use in Silicon Strip region at phase II Aggressive time schedule – drives choices Three phase programme.
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
HR-HV CMOS activities and plans at Glasgow
HV-MAPS Designs and Results I
HVCMOS sensor technology R&D
Ivan Peric for ATLAS and CLIC HVCMOS R&D and Mu3e Collaborations
HVCMOS Detectors – Overview
Presentation transcript:

HV/HR-CMOS sensors (A quick overview from personal perspective, which is biased on ATLAS strips work) V. Fadeyev SCIPP / UCSC SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Outline Baseline ATLAS strips What is HV/HR CMOS Technology choices and options Recent tests Further work SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Baseline ATLAS Strip Tracker The tracker (~200 m2) is composed of barrels/endcaps. Which are composed of staves/petals. Which are composed of modules. These objects have been prototyped over last >= 3 years by multiple groups. There are no serious technical problems. From I. McGregor’s IDR presentation SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Baseline ATLAS Strip Module A barrel module from last round of prototyping (with ABCN-250 chips). Traditional heterogeneous architecture: Separate sensors and readout ASICs. Precursor steps: ASIC testing Hybrid assembly and testing Sensor testing. Differences with current ATLAS SCT modules: n-on-p sensor as more rad-hard Single-sided module Single large sensor Direct gluing of hybrid on sensor More channels/module (and more modules in production) Next round of prototyping is imminent. It features new ASICs, ABC-130, with x2 channels/chip => half the chips and less hybrid area/material. 10x10 cm2 sensor with 5120 channels; 40 ABCN-250 chips on 2 hybrids SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

What is HV/HR-CMOS High-Voltage CMOS technology is a variation of standard CMOS process that is frequently used for power devices. Allows for higher-resistivity substrates and ~100 V bias. High-Resistivity CMOS was developed for imaging applications. Features high-resistivity thin epi layers one can take advantage of. Bottom line: higher V(bias) and r than for commercial CMOS, although not as high as for what HEP is used to. SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Projects within ATLAS There are two projects within ATLAS evaluating HV/HR CMOS technologies: Pixel demonstrator project Evaluation for strip sensor But there are also other possibilities being pursued to some extent: Additional outermost pixel layers Muon high-eta extension SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

CMOS Strips Introduction There are two circumstances that forced the current development plan: Promising results from HV-CMOS test chips. Upgrade schedule which calls for start of sensor pre-production in 3 years. This lead to a very targeted exploration of the technology: A working group was formed that outlined most promising use of the technology as sensor replacement: Could still have amplifiers and comparators on chip, but the rest of digital processing, command I/O, trigger pipelines, etc will go into (modified) ABCN. Transmitting high-speed information instead of individual analog signals to readout ASICs. Even though this is a strip system, the active area is pixelated, with connections to the periphery that result in longitudinal information. Looking at ~40 mm pitch and 800 mm length of pixel region (better than 74.5 um baseline pitch and 40 mrad crossing angle). Max reticle sizes are ~2x2 cm2 => Looking into rows of 4-5 chips as basic units (yield performance is critical here). This would take advantage of the rest of the mechanical/cooling/readout/power architecture of staves that was developed for the baseline program over past several years. R&D with two foundries is being pursued: AMS and TJ. (Pixel efforts have more, e.g. L-foundry.) SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Benefits and Work Plan Possible improvements compared to the baseline: Cost savings due to x2 less area and less cost per area. Faster construction due to fewer wirebonds. Less material in the tracker. ATLAS agreed to explore the possible use of the technology, with 3-year plan: Year 1: Characterization of basic sensor/electronics properties and architecture Year 2: Fabricating and evaluating a large-scale device. Year 3: Full prototypes of sensors and ABCN’ . There is a review of progress at the end of each year (breakpoint). SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

First Year Efforts The goal of 1st year work is to understand the properties of signal (radiation tolerance, timing resolution, power, noise), pixel layout, and on-sensor readout architecture. Had 3 chip submissions to figure out basic sensor properties: HVStripV1 by Ivan Peric (Karlsruhe/KIT) CHESS-AMS by H. Grabas et al (UCSC), A. Dragone et al (SLAC) CHESS-TJ by R. Turchetta et al (RAL) There is a pending AMS architectural submission (SLAC/UCSC/Ivan Peric), to be submitted in March. Transistors, amplifiers, passive pixel arrays, active pixel arrays SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

HVStripV1 Tests (Not meant to be exhaustive due to numerous on-going studies) Pixel scan with focused X-rays at Diamond Light Source: Observe pixel dimensions of 40x400 um2 Study by Glasgow/Oxford/RAL/DESY SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

HVStripV1 Tests (Cont) Fe-55 peak example Timewalk study example Studies by Oxford group (work by L. Vigani) SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

HVStripV1 Tests (Cont) Study of pixel noise dependence on ionizing dose Studies by R. Eber et al (KIT) SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

CHESS-AMS Charge Collection with Different Integration Time and Fluence Measurements on passive pixel array (closest approximation to traditional sensor): Less charge at lower integration time due to presence of diffusion component before irradiation. Similar values afterward due to attenuated diffusion. Decrease at 25 ns int. time is also likely due to diffusion differences, although the onset of trapping is in principle possible. The studies are continuing. Will be interesting to see results at higher fluence (spec for strips is 2e15 neq/cm2). Studies by Ljubljana group (I. Mandic et al) SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Further Studies (short term) The device evaluation is a very active program. The near term intended active studies are: Further Neutron Irradiation and charge collection (Ljubljana) Gamma Irradiation (UNM) Proton irradiation (Oxford, Birmingham) Beam tests (proton (Glasgow,Oxford,RAL), electron (DESY) ) Further IV/CV/pixel isolation (SLAC, UCSC) Transistors and radiation damage (RAL) Amplifiers and threshold matching (UCSC) It’s likely that people will do more! SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Conclusions HV/HR-CMOS technologies are a very attractive form of monolithic sensors. ATLAS commenced R&D efforts to evaluate them for tracking. Strip community is in the 1st year of the development, with promising results. Of course, we’ll have to clear several technological milestones to make CMOS sensors a reality for the experiment. SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview

Reference Information Not meant to be exhaustive, but rather to give leads to several efforts/foundry trials: AMS: Peric et al, “High-voltage pixel detectors in commercial CMOS technologies for ATLAS, CLIC and Mu3e experiments”, NIM A 731 (2013) 131 TowerJazz: J. Crooks et al, “Kirana: a solid-state megapixel uCMOS image sensor for ultra-high speed imaging”, Proc. SPIE 8659, Sensors, Cameras, and Systems for Industrial and Scientific Applications XIV EPC: M. Havranek, T. Hemperek, et al, “DMAPS: a fully depleted monolithic active pixel sensor - analog performance characterization”, http://arxiv.org/abs/1407.0641 XFAB: T. Hemperek et al, “A Monolithic active pixel sensor for ionizing radiation using a 180nm HV-SOI process”, http://arxiv.org/abs/1412.3973 Workshop on Active Pixel Sensors for Particle Tracking (CPIX14), Bonn, September 2014, http://cpix14.org/ SiD mtg at SLAC, 2015-01-14 HV/HR-CMOS overview