HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)

Slides:



Advertisements
Similar presentations
Jeudi 19 février 2009 Status of SPIROC chips Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La.
Advertisements

SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
PMF: front end board for the ATLAS Luminometer ALFA TWEPP 2008 – 19 th September 2008 Parallel Session B6 – Programmable logic, boards, crates and systems.
C. Combaret TILC april m2 GRPC Acquisition System C. Combaret, IPN Lyon For the EU DHCAL collaboration
08/10/2007Julie Prast, LAPP, Annecy1 The DHCAL DIF and the DIF Task Force Julie Prast, LAPP, Annecy.
EUDET FEE status C. de LA TAILLE. EUDET annual meeting 6 oct 08 cdlt : FEE statrus 2 EUDET module FEE : main issues 2 nd generation ASICs –Self triggering.
Large area photodetection for Water Cerenkov detectors PMm 2 proposal: Front End Electronics MAROC ASIC Pierre BARRILLON, Sylvie BLIN, Jean-Eric CAMPAGNE,
Front-End electronics for Future Linear Collider calorimeters C. de La Taille IN2P3/LAL Orsay on behalf of the CALICE and EUDET collaborations
June 1, 2007V.Ammosov, LCWS2007/ILC2007 DESY Hamburg 1 Status of gaseous DHCAL R&D in Europe Vladimir Ammosov, IHEP – Protvino IPNL,LAL, LAPP, LLR, SACLAY.
Hold signal Variable Gain Preamp. Variable Slow Shaper S&H Bipolar Fast Shaper 64Trigger outputs Gain correction (6 bits/channel) discriminator threshold.
Organization for Micro-Electronics desiGn and Applications HARDROC 3 for SDHCAL OMEGA microelectronics group Ecole Polytechnique CNRS/IN2P3, Palaiseau.
EUDET JRA3 Front-End electronics in 2007 C. de La Taille IN2P3/LAL Orsay HaRDROCSKIROCSPIROC.
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
ILD/ECAL MEETING 2014, 東京大学, JAPAN
Second generation Front-End ASICs for CALICE LCWS07 Hamburg C. de La Taille IN2P3/LAL Orsay On behalf of the CALICE collaboration HaRDROCSKIROCSPIROC.
European DHCAL development European DHCAL development CIEMAT,IPNL,LAL, LAPP,LLR, PROTVINO, SACLAY CIEMAT,IPNL,LAL, LAPP,LLR, PROTVINO, SACLAY Status :
Front-End electronics for Future Linear Collider calorimeters C. de La Taille IN2P3/LAL Orsay On behalf of the CALICE collaboration
Front-End electronics for Future Linear Collider W-Si calorimeter physics prototype B. Bouquet, J. Fleury, C. de La Taille, G. Martin-Chassard LAL Orsay.
HARDROC2: First measurements. HR2 status, Hambourg 12 dec 08, NSM 2 HARDROC2 4.3mm 4.5 mm Ceramic: 4.3 mm Plastic (Thin QFP): 1.4 mm 28 mm Hardroc2 submission:
DHCAL Jan Blaha R&D is in framework of the CALICE collaboration CLIC08 Workshop CERN, 14 – 17 October 2008.
14 jan 2010 CALICE/EUDET FEE status C. de LA TAILLE.
HARDROC: Readout Chip for CALICE/EUDET Digital Hadronic calorimeter Nathalie Seguin-Moreau.
HaRDROC performance IN2P3/LAL+IPNL+LLR R. GAGLIONE, I. LAKTINEH, H. MATHEZ IN2P3/IPNL LYON M. BOUCHEL, J. FLEURY, C. de LA TAILLE, G. MARTIN-CHASSARD,
12/09/2007Julie Prast, LAPP, Annecy1 The DIF Task Force and a focus on the DHCAL DIF Remi Cornat, Bart Hommels, Mathias Reinecke, Julie Prast.
PArISROC Photomultiplier Array Integrated in Sige Read Out Chip Selma Conforti Frédéric Dulucq Christophe de La Taille Gisèle Martin-Chassard Wei
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
1 Second generation Front-end chip for H-Cal SiPM readout : SPIROC Réunion EUDET France – LAL – jeudi 5 avril 2007 M. Bouchel, F. Dulucq, J. Fleury, C.
June 13rd, 2008 HARDROC2. June 13rd, 2008 European DHCAL meeting, NSM 2 HaRDROC1 architecture Variable gain (6bits) current preamps (50ohm input) One.
Front-end Electronic for the CALICE ECAL Physic Prototype Christophe de La Taille Julien Fleury Gisèle Martin-Chassard Front-end Electronic for the CALICE.
CSNSM SPACIROC S. Ahmad, P. Barrillon, S. Blin, S. Dagoret, F. Dulucq, C. de La Taille IN2P3-OMEGA LAL Orsay, France Y. Kawasaki - RIKEN,Japan I. Hirokazu.
CALICE/EUDET FEE status C. de LA TAILLE. 31 aug 2009 EUDET SC meeting Status of JRA3 Front End Electronics 2 ILC front-end ASICs : the ROC chips SPIROC.
News from the 1m 2 GRPC SDHCAL collection of slides from : Ch.Combaret, I.L, H.Mathez, J.Prast, N.Seguin, W.Tromeur, G.Vouters and many others.
SPIROC ADC measurements S. Callier, F. Dulucq, C. de La Taille, M. Faucci, R. Poeschl, L. Raux, J. Rouenne, V. Vandenbussche.
CALICE/EUDET FEE status C. de LA TAILLE. 16 jun 2009 TB meeting FNAL ASICs for CALICE/EUDET 2 First generation ASICs Readout of physics prototypes (ECAL,
CALICE/EUDET developments in electronics C. de La Taille IN2P3/LAL Orsay.
SKIROC status Calice meeting – Kobe – 10/05/2007.
Understanding of SKIROC performance T. Frisson (LAL) On behalf of the SiW ECAL team Special thanks to the electronic and DAQ experts: Stéphane Callier,
DHCAL Acquisition with HaRDROC VFE Vincent Boudry LLR – École polytechnique.
Status of front-end electronics for the OPERA Target Tracker
HARDROC2: Before production in2p3
HARDROC HAdronic Rpc ReadOut Chip
STATUS OF SPIROC measurement
The European DHCAL status
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
HR3 status.
DHCAL TECH PROTO READOUT PROPOSAL
Iwaki System Readout Board User’s Guide
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
Status of the DHCAL DIF Detector InterFace Board
SKIROC2 Silicon Kalorimeter Integrated Read-Out Chip
DHCAL PCB STUDY For RPC 1 m2 PCB SOLUTION
C. de La Taille IN2P3/LAL Orsay
Multi-Anode ReadOut Chip for MaPMTs: MAROC3 MEASUREMENTS
CALICE/EUDET Electronics in 2007
Front-End electronics for CALICE Calorimeter review Hamburg
02 / 02 / HGCAL - Calice Workshop
UK ECAL Hardware Status
STATUS OF SKIROC and ECAL FE PCB
ECAL Electronics Status
HaRDROC Hadronic Rpc Detector Read-Out Chip
HARDROC STATUS 6-Dec-18.
SKIROC status Calice meeting – Kobe – 10/05/2007.
Status of SPIROC: Next generation of SPIROC
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
PRODUCTION RUN: ROC chips STATUS
HARDROC STATUS 17 mar 2008.
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
AIDA KICK OFF MEETING WP9
2007 TWEPP – Prague – September 3-7, 2007
Presentation transcript:

HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL) IN2P3/LAL+IPNL+LLR R. GAGLIONE, I. LAKTINEH, H. MATHEZ IN2P3/IPNL LYON M. BOUCHEL, R. CHICHE, J. FLEURY, C. de LA TAILLE, G. MARTIN-CHASSARD, N. SEGUIN-MOREAU IN2P3/LAL ORSAY J.C. BRIENT, C. JAUFFRET IN2P3/LLR PALAISEAU

HaRDROC architecture Only one serial output @ 5MHz Full power pulsing Digital memory: Data saved during bunch train. Only one serial output @ 5MHz Store all channels and BCID for every hit. Depth = 128 bits Data format : 128(depth)*[2bit*64ch+24bit(BCID)+8bit(Header)] = 20kbits Based on MAROC ASIC, but several design changes 23 March 07 HARDROC1 CERN

HARDROC1: TESTBOARD with a packaged chip 5 packaged ASICs, 10 naked dies received in january 07 7 testboards 23 March 07 HARDROC1 CERN

HARDROC1: TESTBOARD with Chip On Board 23 March 07 HARDROC1 CERN

SS and BFS waveforms (scope measurements) DC level ≈ 2V 100fC Bip. Fast Sh (BFS) Slow Shaper (SS) 10 pC BFS: 100fC => 350mV, tp=15ns, ie 3.5mV/fC SS: 10 pC => 535mV, tp=150 ns 1pC DC level ≈ 1V 23 March 07 HARDROC1 CERN

DC meas. of FSB and SS: Uniformity <>=2V, σ=1.3mV <>=1.10V σ=1.8mV 23 March 07 HARDROC1 CERN

HARDROC1: Integrated DACs linearity 2 integrated DACs to deliver Threshold voltages Residuals within ±5 mV / 2.6V dynamic range. INL= 0.2% (2LSB) 2.5 mV/UDAC 23 March 07 HARDROC1 CERN

Zin and Xtk Zin (PA)=50Ω with Vgain=3V, Zin (PA)=70Ω with Vgain=3.5V Qinj=100fC on Ch7 out_fsb=160mV (on 50Ω), tp=15ns Xtk: well differentiated Ch6: ± 3mV Ch8: ± 3mV (± 2%) Ch9: ± 0.5mV Xtk: on the input Gain=1 on Ch7 and Gain=0 on Ch8, => Xth (ch8)=0 Ch7 Xtk Ch8 *10 Discri out/10 Scope, 50Ω) 23 March 07 HARDROC1 CERN

Trigger: Trigger down to 10 fC Time walk 23 March 07 HARDROC1 CERN

Trigger efficiency: Scurves Vth0=180 (~2.1V) Vth0=350 (~1.65V) DC=2V equivalent to DAC=240 Pedestal Pedestal Trigger Efficiency Vth0 23 March 07 HARDROC1 CERN

Scurves, Gain PA=1 and 4 Gain=1 Gain=1 Pedestal Qin=100fC Gain=4 Piedestal Qin=10fC Qinj=10fC 23 March 07 HARDROC1 CERN

HARDROC1: digital part 23 March 07 HARDROC1 CERN

HARDROC1: bugs… 23 March 07 HARDROC1 CERN

HARDROC1: first detected bugs… Not possible to see each output of the 64 RS latches on scope: the state of the latch is changed when the Read signal is sent to the switch of the channel to be read Need to add a buffer before the multiplex switch The valid_trig command (Ch0 to 63) doesn’t work. Valid trig=0 RazChn=1 ValEvt=1 If out_dicri =0 => out_RS=0 If out_discri=1 => out_RS=1….. RS_trig out 23 March 07 HARDROC1 CERN

MEMORY FRAMES Dout_007 is displayed on the scope. CK used for the readout: 1.25MHz !1st frame: irrelevant SETUP: DAC0=800 =>Vth0=660mV => RS_trig0=0 DAC1=0 =>Vth1=2.60V => RS_trig1=1 2nd frame: Header (8bits), then BCID (24bits), then 128 bits for trig0<0-63> and trig1<0-63> 23 March 07 HARDROC1 CERN

MEMORY FRAMES DAC0 and DAC1=0 DAC0 and DAC1=800 DAC0=0 and DAC1=800 23 March 07 HARDROC1 CERN

Digital architecture towards 2nd generation DAQ ECAL, AHCAL, DHCAL Slab FE FPGA PHY Data Clock+Config+Control VFE ASIC Conf/ Clock detector readout RamFull BOOT CONFIG FE-FPGA Data Format Zero Suppress Protocol/SerDes FPGA Config/Clock Extract Clock Clk VFE ASIC Bunch/Train Timing Config Data 1G/100Mb Ethernet PHY ADC Data 23 March 07 HARDROC1 CERN

8x32 pads: RPC and µMegas RPC - PCB (6) and chambers in March07 8 layer PCB - PCB (6) and chambers in March07 - Tests in April07 with cosmics - Tests in July07 with test beam FPGA 4 areas of 64 pads of 1 sq cm : bottom layer Hardroc external components : top layer 23 March 07 HARDROC1 CERN

Summary Analog part of hardroc1: ongoing measurements. Digital part: first frames but still a lot of work 1 testboard already in London (Matt Noy),boards should be available for Protvino, IPN Lyon and LLR soon Production of 6 DHCAL prototype PCBs PCB goes to fab this week Components: should be all delivered at the end of March Hardroc chips : 70 more bought, need packaging (200 €/chip!) Manpower for test program and for measurements 23 March 07 HARDROC1 CERN