Digital Trigger System for the COMPASS Experiment

Slides:



Advertisements
Similar presentations
Technische Universität München A digital calorimetric trigger for the COMPASS experiment at CERN Markus Krämer J. Friedrich, S. Huber, B. Ketzer, I. Konorov,
Advertisements

JLab High Resolution TDC Hall D Electronics Review (7/03) - Ed Jastrzembski.
RPC Trigger Software ESR, July Tasks subsystem DCS subsystem Run Control online monitoring of the subsystem provide tools needed to perform on-
02/02/20091 Logic devices can be classified into two broad categories Fixed Programmable Programmable Logic Device Introduction Lecture Notes – Lab 2.
1/31/20081 Logic devices can be classified into two broad categories Fixed Programmable Programmable Logic Device Introduction Lecture Notes – Lab 2.
Trigger design engineering tools. Data flow analysis Data flow analysis through the entire Trigger Processor allow us to refine the optimal architecture.
Shashlik type calorimeter for SHIP experiment
E906/Drell-Yan: Monte Carlo, Data Acquisition and Data Analysis Paul E. Reimer Expected Rates and Monte Carlo (WBS 2.5.1) Data Acquisition (WBS 2.4) –CODA.
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
Peter-Bernd Otte – Sep CB collaboration meeting, Edinburgh.
1 A ROOT Tool for 3D Event Visualization in ATLAS Calorimeters Luciano Andrade José de Seixas Federal University of Rio de Janeiro/COPPE.
DE/dx measurement with Phobos Si-pad detectors - very first impressions (H.P Oct )
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
Parallel Data Acquisition Systems for a Compton Camera
M. Chefdeville LAPP, Annecy, France. Introduction  Motivations for a Digital hadronic calorimeter Count hits instead of measuring energy deposits Reduce.
Peter-Bernd Otte - 8 th March 2010 CB collaboration meeting, Mainz.
Tools - LogiBLOX - Chapter 5 slide 1 FPGA Tools Course The LogiBLOX GUI and the Core Generator LogiBLOX L BX.
5 February 2003Paul Dauncey - Calice Status1 CALICE Status Paul Dauncey Imperial College London For the CALICE-UK groups: Birmingham, Cambridge, Imperial,
Kraków4FutureDaQ Institute of Physics & Nowoczesna Elektronika P.Salabura,A.Misiak,S.Kistryn,R.Tębacz,K.Korcyl & M.Kajetanowicz Discrete event simulations.
June 7, 2004Karen Dow CODA at Bates BLAST Data Acquisition.
Jefferson Laboratory Hall A SuperBigBite Spectrometer Data Acquisition System Alexandre Camsonne APS DNP 2013 October 24 th 2013 Hall A Jefferson Laboratory.
5-9 June 2006Erika Garutti - CALOR CALICE scintillator HCAL commissioning experience and test beam program Erika Garutti On behalf of the CALICE.
B.Satyanarayana Department of High Energy Physics Tata Institute of Fundamental Research Homi Bhabha Road, Colaba, Mumbai,
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
Pisa - Apr. 28th, The Trigger System Marco Grassi INFN - Pisa.
Tracking at the Fermilab Test Beam Facility Matthew Jones, Lorenzo Uplegger April 29 th Infieri Workshop.
1/28 VISITS TO COMPASS / NA58 Seminar for guides 9 March 2005 Susanne Koblitz Gerhard Mallot.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
COMPASS DAQ Upgrade I.Konorov, A.Mann, S.Paul TU Munich M.Finger, V.Jary, T.Liska Technical University Prague April PANDA DAQ/FEE WS Игорь.
Vladimir Zhulanov for BelleII ECL group Budker INP, Novosibirsk INSTR2014, Novosibirsk 2014/02/28 1.
Trigger system for setup 2016 V. Rogov, V. Yurevich,D.Bogoslovski, S.Sergeev, O.Batenkov* LHEP JINR *V. G. Khlopin Radium Institute, St. Petersburg.
DAQ and Trigger for HPS run Sergey Boyarinov JLAB July 11, Requirements and available test results 2. DAQ status 3. Trigger system status and upgrades.
EPS HEP 2007 Manchester -- Thilo Pauly July The ATLAS Level-1 Trigger Overview and Status Report including Cosmic-Ray Commissioning Thilo.
K + → p + nn The NA62 liquid krypton electromagnetic calorimeter Level 0 trigger V. Bonaiuto (a), A. Fucci (b), G. Paoluzzi (b), A. Salamon (b), G. Salina.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
"North American" Electronics
DAQ ACQUISITION FOR THE dE/dX DETECTOR
16th IEEE NPSS Real Time Conference 2009 University of Heidelberg
The Jülich Digital Readout System for PANDA Developments
Status of the ECL DAQ subsystems
Tracker readout, DAQ, C&M and calibration
Modeling event building architecture for the triggerless data acquisition system for PANDA experiment at the HESR facility at FAIR/GSI Krzysztof Korcyl.
Test Beam Request for the Semi-Digital Hadronic Calorimeter
PANDA collaboration meeting FEE session
RIBF DAQ Hidetada Baba.
CLAS12 DAQ, Trigger and Online Computing Requirements
PSD Front-End-Electronics A.Ivashkin, V.Marin (INR, Moscow)
HERD Prototype Beam Test
R. Piandani2 , F. Spinella2, M.Sozzi1 , S. Venditti 3
PADME L0 Trigger Processor
CMS EMU TRIGGER ELECTRONICS
Upgrade of the ATLAS MDT Front-End Electronics
QUARTIC TDC Development at Univ. of Alberta
Possible Upgrades ToF readout Trigger Forward tracking
Detector Concepts Target/Luminosity Additions: Recoil detector
Topics The logic design process..
Felix Sefkow CALICE/EUDET electronics meeting CERN, July 12, 2007
The IFR Online Detector Control at the BaBar experiment at SLAC
Introduction to Verilog
CLAS12 Timing Calibration
BESIII EMC electronics
Tracker Software Status
Tests Front-end card Status
STAR-CBM Joint Workshop Heidelberg, Physikalisches Institut
The IFR Online Detector Control at the BaBar experiment at SLAC
The Online Detector Control at the BaBar experiment at SLAC
Trigger issues for the CALICE beam test
Design Principles of the CMS Level-1 Trigger Control and Hardware Monitoring System Ildefons Magrans de Abril Institute for High Energy Physics, Vienna.
The Trigger System Marco Grassi INFN - Pisa
Digital Designs – What does it take
Presentation transcript:

Digital Trigger System for the COMPASS Experiment I.Konorov, S.Huber, J.Friedrich, M.Krämer, B.Ketzer, D.Levit, A.Mann, S.Paul, TU Munich 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

Outline COMPASS experiment Triggering in COMPASS or event selection TDC based trigger Summary and Outlook 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

COMPASS spectrometer @SPS CERN Fixed target experiment , first run 2002 Beam: Muon 160 GeV/c, 2 10/spill Hadron190 GeV/c, 5 10/spill Target Beam Magnets M1+M2 = 5.4 Tm Tracking detectors silicon MicroMega & GEM Drift Chambers, Straws Calorimetry ECAL1,2; HCAL1,2 PID CEDAR RICH Muon Wall(filter) Physics objections: Nucleon spin structure Spectroscopy of hadrons 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

Triggering or event selection Example of Simplified Hadron program triggers: Diffractive trigger : Beam * Recoil Proton * VETO * Beam Killer Primakoff trigger : Beam * Beam Killer * (ECAL2 Energy > Threshold) Total number of trigger channels ~140 Two complementary developments for Digital Trigger System : Electromagnetic Calorimeter Trigger – total energy TDC based trigger logic 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

TDC based Trigger Logic in FPGA Motivation Currently COMPASS trigger electronics based mostly on NIM modules. Substitute NIM logic by flexible FPGA based electronics What is Trigger logic Interconnection of simple logical components: OR,(N) AND How Digital Trigger Logic look like: Synchronous pipeline architecture – predictable behavior Convert analog Timing Information into DIGITs (TDC in FPGA) Unified interface : LEMO cable substitutd by FIFO like interface with TDC information Library components: NxOR, Nx(N)AND How to create FPGA firmware Interconnections  Described in Top level VHDL file User creates schematic(net list) Software tools generate TOP level VHDL file Goal: provide a possibility to create Complex Trigger Logic wo FPGA/VHDL knowledge 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

Trigger logic components TDC Programmable delays AND, OR, NAND with programmable coincidence window(GATE) and master signal Monitoring DAQ interface – no need for splitting signals to TDCs Inter module interface for scaling up the system Software GUI for creating trigger logic schematic Software for generation VHDL code and project files Standard Xilinx tools to be used for implementation No special knowledge required for using the system 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

TDC design in Virtex5/6 FPGA Conservative TDC design using built-in SERDES hard cores IDELAY 64 taps, 78(65) ps/tap Calibrated and independent from process, temperature and voltages Bin size 312 ps Auto calibration at power up – tuning IDELAY 64 TDCs within XC6VLX75, uses only few percent of FPGA fabric SERDES IDELAY DECODER 0 ps 312 ps 624 ps 936 ps LVDS 400MHz DDR 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

TDC resolution σ = 0.46 * 312/SQRT(2) = 101 ps Time difference between two signals x 312ps σ = 0.46 * 312/SQRT(2) = 101 ps 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

TDC performance Differential nonlinearity 21 % or better 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

AND/NAND/OR component Component parameterization Function: AND, NAND, OR Number of inputs Component Gate Offset Example: (S1 and S2) Trt - real time Time to processed: Ts1(n) < Trt – OFFSET Ts2(m) < Trt - OFFSET Coincidence conditions: (Ts2(m) – GATE )< Ts1(n) < Ts2(m) Ts(): S Time 16 bits Ts2(m) slave Trt Ts1(n) master Trt -Offset FIFO FIFO CONTROL & LOGIC Ts1(n) 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

Generation top level VHDL file Input: Template file “top_level.vhd” Configuration file “trigger_logic.xml” Java program generate VHDL file New signals declaration Components instantiation 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

Status of development FPGA TDC implementation completed and tested Logic components AND, NAND, OR implemented in VHDL code and simulated To be tested in hardware Readout interfaces completed Software to generate VHDL code ready for XML input GUI in the list to be developed Hardware development being developed 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров

PANDA DAQ/FEE WS Игорь Коноров Summary and outlook TDC Digital Trigger Logic TDC with 110ps resolution and 312 ps/bin Concept of programmable TDC based trigger logic Basic tools to generate VHDL project Goal: to complete project in summer 2011 28-29 April 2011 PANDA DAQ/FEE WS Игорь Коноров