Topics SCMOS scalable design rules. Reliability. Stick diagrams. 1.

Slides:



Advertisements
Similar presentations
MICROWAVE FET Microwave FET : operates in the microwave frequencies
Advertisements

Embedded Systems Design: A Unified Hardware/Software Introduction 1 Chapter 10: IC Technology.
S.N.Bhat, Faculty, Dept. of E&C Engineering, M.I.T Manipal
CMOS Process at a Glance
EE213 VLSI DesignStephen Daniels 2003 VLSI Design Design Rules EE213 VLSI Design.
EE/MAtE1671 Front-End-Of-Line Variability Considerations EE/MatE 167 David Wahlgren Parent.
Prof. John Nestor ECE Department Lafayette College Easton, Pennsylvania ECE VLSI Circuit Design Lecture 4 - Layout &
CSCE 612: VLSI System Design Instructor: Jason D. Bakos.
Prelab: MOS gates and layout
Modern VLSI Design 2e: Chapter 2 Copyright  1998 Prentice Hall PTR Topics n Basic fabrication steps n Transistor structures n Basic transistor behavior.
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
CSCE 613: Fundamentals of VLSI Chip Design Instructor: Jason D. Bakos.
Introduction Integrated circuits: many transistors on one chip.
Electromigration Analysis for MTTF Calculations
5/24/2016 Based on text by S. Mourad "Priciples of Electronic Systems" Digital Testing: Defects, Failures and Faults.
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
Items for Discussion Chip reliability & testing Testing: who/where/what ??? GBTx radiation testing GBTx SEU testing Packaging – Low X0 options, lead free.
Module-3 (MOS designs,Stick Diagrams,Designrules)
Ch.8 Layout Verification TAIST ICTES Program VLSI Design Methodology Hiroaki Kunieda Tokyo Institute of Technology.
2. Transistors and Layout Fabrication techniques Transistors and wires Design rule for layout Basic concepts and tools for Layout.
Norhayati Soin 05 KEEE 4425 WEEK 6/2 8/19/2005 LECTURE : KEEE 4425 WEEK 6/2 DESIGN RULES,LAYOUT AND STICK DIAGRAM.
Design Rules EE213 VLSI Design.
Silicon – On - Insulator (SOI). SOI is a very attractive technology for large volume integrated circuit production and is particularly good for low –
Modern VLSI Design 4e: Chapter 2 Copyright  2009 Prentice Hall PTR Topics n Basic fabrication steps. n Transistor structures. n Basic transistor behavior.
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Design rules and fabrication. n SCMOS scalable design rules. n Stick.
Penn ESE370 Fall Townley & DeHon ESE370: Circuit-Level Modeling, Design, and Optimization for Digital Systems Day 14: October 1, 2014 Layout and.
ECE484: Digital VLSI Design Fall 2010 Lecture: IC Manufacturing
Detailed Routing: New Challenges
Modern VLSI Design 4e: Chapter 3 Copyright  2008 Wayne Wolf Topics n Pseudo-nMOS gates. n DCVS logic. n Domino gates. n Design-for-yield. n Gates as IP.
Modern VLSI Design 3e: Chapter 2Partly from 2002 Prentice Hall PTR week4-1 Lecture 10 Wire and Via Jan. 27, 2003.
STICK DIAGRAM EMT251. Schematic vs Layout In Out V DD GND Inverter circuit.
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Wire and via structures. n Wire parasitics. n Transistor parasitics.
CMOS Fabrication nMOS pMOS.
VLSI Design Lecture 3: Parasitics of CMOS Wires Mohammad Arjomand CE Department Sharif Univ. of Tech. Adapted with modifications from Harris’s lecture.
Topics Basic fabrication steps. Transistor structures.
NMOS FABRICATION 1. Processing is carried out on a thin wafer cut from a single crystal of silicon of high purity into which the required p-impurities.
Modern VLSI Design 3e: Chapter 7 Copyright  1998, 2002 Prentice Hall PTR Topics n Power/ground routing. n Clock routing. n Floorplanning tips. n Off-chip.
STICK DIAGRAM EMT251. Schematic vs Layout In Out V DD GND Inverter circuit.
Purpose of design rules:
Modern VLSI Design 2e: Chapter 2 Copyright  1998 Prentice Hall PTR Topics n Basic fabrication steps n Transistor structures n Basic transistor behavior.
1 Overview of Fabrication Processes of MOSFETs and Layout Design Rules.
Dynamic Behavior of MOS Transistor. The Gate Capacitance t ox n + n + Cross section L Gate oxide x d x d L d Polysilicon gate Top view Gate-bulk overlap.
Modern VLSI Design 3e: Chapter 2Partly from 2002 Prentice Hall PTR week3-1 Lectures 6, 7 and 8 Transistor Function Jan. 17, 20 and 22, 2003.
Norhayati Soin 05 KEEE 4425 WEEK 7/1 23/8/2005 LECTURE 9: KEEE 4425 WEEK 7 CMOS LAYOUT AND STICK DIAGRAM (Cont’d)
STICK DIAGRAM EMT251. Schematic vs Layout In Out V DD GND Inverter circuit.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process -II Dr. Shiyan Hu Office: EERC 518 Adapted and modified from Digital Integrated.
IH2655 Seminar January 26, 2016 Electrical Characterization,B. Gunnar Malm
Stick Diagrams Stick Diagrams electronics.
UNIT II CIRCUIT DESIGN PROCESSES
S.N.Bhat, Faculty, Dept. of E&C Engineering, M.I.T Manipal
Topics Design rules and fabrication SCMOS scalable design rules
Manufacturing Process -II
Subject Name: Fundamentals Of CMOS VLSI Subject Code: 10EC56
Chapter 1 & Chapter 3.
VLSI Design MOSFET Scaling and CMOS Latch Up
EE213 VLSI DesignStephen Daniels 2003 VLSI Design Design Rules EE213 VLSI Design.
Chapter 10: IC Technology
Introduction to CMOS VLSI Design Chapter 3: CMOS Processing Technology
Lecture #25 OUTLINE Device isolation methods Electrical contacts to Si
Introduction to Layout Inverter Layout Example Layout Design Rules
VLSI Lay-out Design.
V.Navaneethakrishnan Dept. of ECE, CCET
Chapter 10: IC Technology
ECE 424 – Introduction to VLSI Design
CMOS Layers n-well process p-well process Twin-tub process.
Chapter 10: IC Technology
Presentation transcript:

Topics SCMOS scalable design rules. Reliability. Stick diagrams. 1

MOSIS SCMOS design rules Designed to scale across a wide range of technologies. Designed to support multiple vendors. Designed for educational use. Ergo, fairly conservative.

 and design rules  is the size of a minimum feature. Specifying  particularizes the scalable rules. Parasitics are generally not specified in units

Wires metal 3 6 metal 2 3 metal 1 3 pdiff/ndiff 3 poly 2

Transistors 2 2 3 3 1 5

Vias Types of via: metal1/diff, metal1/poly, metal1/metal2. 4 4 1 2

Metal 3 via Type: metal3/metal2. Rules: cut: 3 x 3 overlap by metal2: 1 minimum spacing: 3 minimum spacing to via1: 2

Tub tie 4 1

Spacings Diffusion/diffusion: 3 Poly/poly: 2 Poly/diffusion: 1 Via/via: 2 Metal1/metal1: 3 Metal2/metal2: 4 Metal3/metal3: 4

Overglass Cut in passivation layer. Minimum bonding pad: 100 m. Pad overlap of glass opening: 6 Minimum pad spacing to unrelated metal2/3: 30 Minimum pad spacing to unrelated metal1, poly, active: 15

Scmos VARIATIONS SCMOS SCMOS submicron SCMOS deep Poly space 2 3 Active extension beyond poly 4 Contact space Via width Metal 1 space Metal 2 space

Lithography for nanometer processes Interference causes drawn features to be distorted during lithography. Optical proximity correction pre-distorts masks so they create the proper features during lithography.

3-D integration 3-D technology stacks multiple levels of transistors and interconnect. Through-silicon-via (TSV) with die stacking uses special via to connect between separately fabricated chips. Multilayer buried structures build several layers of devices on a substrate.

Reliability Failures happen early, late in chip’s life. Infant mortality is caused by marginal components. Late failures are caused by wear-out (metal migration, thermal, etc.).

Mean-time-to-failure MTF for metal wires = time required for 50% of wires to fail. Depends on current density: proportional to j-n e Q/kT j is current density n is constant between 1 and 3 Q is diffusion activation energy Can determine lifetime from MTTF.

Traditional sources of unreliability Diffusions and junctions: crystal defects, impurity precipitation, mask misalignment, surface contamination. Oxides: Mobile ions, pinholes, interface states, hot carriers, time-dependent dielectric breakdown. Metalization: scratches/voids, mechanical damage, non-ohmic contacts, step coverage.

TDDB Time-dependent dielectric breakdown: gate voltages cause stress in gate oxides. More common as oxides become thinner. TDDB failure rate: MTTF = A 10 bE eEs/kt

Hot carriers Hot carrier has enough energy to jump from silicon to oxide. Accumulated hot carriers create a space charge that affects threshold voltage.

NTBI Negative bias temperature instability is particular to pMOS devices. Threshold voltage, transconductance change due to stresses. Can be reversed by applying a reverse bias to the transistor.

Electromigration and stress migration Degenerative failure for wires. Grains in metal have defects at grain surface that cause electromigration. Stress migration caused by mechanical stress. Can occur even with zero current.

Soft errors Caused by alpha particles. Packages contain small amounts of uranium and thorium, which generate error-inducing radiation.

PVT Borkar et al.: variations in process, supply voltage, temperature are key design challenges in nanometer technology.

PVT challenges Process variations: channel length and threshold significantly in nanometer technologies. Supply voltage: non-ideal wires introduce variations in supply across chip. Temperature: higher chip operating temperatures degrade both transistors and interconnect.

On-chip temperature sensors Temperature sensors are used to shut off part or all of the chip to stop thermal runaway. Use a pn junction from a parasitic bipolar transistor. Can also use MOS transistor.

Stick diagrams A stick diagram is a cartoon of a layout. Does show all components/vias (except possibly tub ties), relative placement. Does not show exact placement, transistor sizes, wire lengths, wire widths, tub boundaries.

Stick layers metal 3 metal 2 metal 1 poly ndiff pdiff

Dynamic latch stick diagram VDD in out VSS phi phi’

Sticks design of multiplexer Start with NAND gate:

NAND sticks VDD a out b VSS

One-bit mux sticks VDD N1 (NAND) N1 (NAND) N1 (NAND) VSS ai bi a a a out out out select’ select b b b VSS

3-bit mux sticks m2(one-bit-mux) m2(one-bit-mux) m2(one-bit-mux) select’ select m2(one-bit-mux) select’ select VDD ai a2 oi o2 bi VSS b2 m2(one-bit-mux) select’ select VDD a1 ai oi o1 b1 bi VSS m2(one-bit-mux) select’ select VDD a0 ai oi o0 b0 bi VSS

Layout design and analysis tools Layout editors are interactive tools. Design rule checkers are generally batch---identify DRC errors on the layout. Circuit extractors extract the netlist from the layout. Connectivity verification systems (CVS) compare extracted and original netlists.

Automatic layout Cell generators (macrocell generators) create optimized layouts for ALUs, etc. Standard cell/sea-of-gates layout creates layout from predesigned cells + custom routing. Sea-of-gates allows routing over the cell.

Standard cell layout routing area routing area routing area