Presentation is loading. Please wait.

Presentation is loading. Please wait.

CMOS Layers n-well process p-well process Twin-tub process.

Similar presentations


Presentation on theme: "CMOS Layers n-well process p-well process Twin-tub process."— Presentation transcript:

1 CMOS Layers n-well process p-well process Twin-tub process

2 MOSFET Layers in an n-well process
p-substrate n+ p+ n-well Gate NMOS PMOS FOX MOSFET Layers in an n-well process

3 Layer Types p-substrate n-well n+ p+ Gate oxide Gate (polycilicon)
Field Oxide Insulated glass Provide electrical isolation

4 Top view of the FET pattern
PMOS NMOS NMOS PMOS n+ n+ p+ p+ n-well

5 Metal Interconnect Layers
Metal layers are electrically isolated from each other Electrical contact between adjacent conducting layers requires contact cuts and vias

6 Metal Interconnect Layers
Ox3 Via Metal2 Active contact Ox2 Metal1 Ox1 p-substrate n+ n+ n+ n+

7 Interconnect Layout Example
Gate contact Metal1 Metal2 Metal1 MOS Active contact

8 Designing MOS Arrays A B C y x A B C y x

9 Parallel Connected MOS Patterning
x x A B A B X X X y y

10 Alternate Layout Strategy
x x X X A B A B X X y y

11 Basic Gate Design Both the power supply and ground are routed using the Metal layer n+ and p+ regions are denoted using the same fill pattern. The only difference is the n-well Contacts are needed from Metal to n+ or p+

12 The CMOS NOT Gate Contact Cut Vp Vp X n-well X X X Gnd Gnd

13 Alternate Layout of NOT Gate
Vp Vp X X X X Gnd Gnd

14 NAND2 Layout Vp Gnd Vp X X X X X Gnd

15 NOR2 Layout Vp Gnd Vp X X X X X Gnd

16 NAND2-NOR2 Comparison X Vp Gnd X Vp Gnd MOS Layout Wiring

17 General Layout Geometry
Vp Shared drain/ source Individual Transistors Shared Gates Gnd

18 Graph Theory: Euler Path
Vp x Vertex b c x a Edge Out y c y Vertex a b Gnd

19 Stick Diagram

20 Stick Diagrams Cartoon of a layout. Shows all components.
Does not show exact placement, transistor sizes, wire lengths, wire widths, boundaries, or any other form of compliance with layout or design rules. Useful for interconnect visualization, preliminary layout layout compaction, power/ground routing, etc.

21 Stick Diagrams Metal poly ndiff pdiff Can also draw in shades of
gray/line style.

22 Stick Diagrams Buried Contact Contact Cut

23 5 V Dep Vout Enh 0V 0 V Vin 5 v 5 v Vin

24 Stick Diagram - Example I
NOR Gate OUT B A

25 Stick Diagram - Example II
Power A Out C B Ground

26 Points to Ponder be creative with layouts sketch designs first
minimize junctions but avoid long poly runs have a floor plan plan for input, output, power and ground locations

27 The End


Download ppt "CMOS Layers n-well process p-well process Twin-tub process."

Similar presentations


Ads by Google