Jean-Marie Bussat – January 31, 20021 FPPA2000 characterization history Sumary of tests done at LBNL.

Slides:



Advertisements
Similar presentations
Controller Tests Stephen Kaye Controller Test Motivation Testing the controller before the next generation helps to shake out any remaining.
Advertisements

24/05/2010Rui De Oliveira1 Resistive protections for Bulk Micromegas Rui de oliveira, Joerg Wotschack Venetios Polychronakos.
Electronics for large LAr TPC’s F. Pietropaolo (ICARUS Collaboration) CRYODET Workshop LNGS, March 2006.
   >>> 
Veto Wall Test Hyupwoo Lee MINERvA/Jupiter Group Meeting Feb, 13, 2008.
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
Performance of the DZero Layer 0 Detector Marvin Johnson For the DZero Silicon Group.
1 High-Speed Digital Test & Measurement Chris Allen Course website URL people.eecs.ku.edu/~callen/713/EECS713.htm.
Calorimeter upgrade meeting – CERN – October 5 th 2010 Analog FE ASIC: first prototype Upgrade of the front end electronics of the LHCb calorimeter E.
CCD and CCD readout : Engineering diagnostics during development, commissioning and operation Pierre Antilogus C. Juramy, H.Lebbolo, S. Russo, V.Tocut.
Characterization of the electrical response of Micromegas detectors to spark processes. J.Galan CEA-Saclay/Irfu For the RD51 meeting.
Development of a 20 GS/s Sampling Chip in 130nm CMOS Technology Jean-Francois Genat On behalf of Mircea Bogdan 1, Henry J. Frisch 1, Herve Grabas 3, Mary.
Objectives How Microcontroller works
Oct, 2000CMS Tracker Electronics1 APV25s1 STATUS Testing started beginning September 1 wafer cut, others left for probing 10 chips mounted on test boards.
Microwave Amplifier Design Blog by Ben (Uram) Han and Nemuel Magno Group 14 ENEL 434 – Electronics 2 Assignment
Development of Readout ASIC for FPCCD Vertex Detector 01 October 2009 Kennosuke.Itagaki Tohoku University.
Performance of SPIROC chips in SKIROC mode
1 Design Review Feb 02 H.MATHEZ P.PANGAUD IPNL CNRS SUMMARY OF STATISTICAL RESULTS OVER CHIPS TESTED (FPPA 2000)
16 – 17 Jul 02Andrew Werner TRD Monitor Tube Readout Electronics: Shaping Peter Fisher, Bernard Wadsworth, Andrew Werner MIT 1.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Modelling of TPM noise problems Greg, following discussions and measurements with David and Senerath.
Laura Gonella ATLAS-CMS Power Working Group, 08/02/2011
10/11/2015 Operational Amplifier Characterization Chapter 3.
AIDA FEE64 development report August 2010 Progress after Texas CAD work Manufacturing 25th August
Jean-Marie Bussat – October 16, FPPA2000 Bias generator.
CMS FRANCE MAI 2004 h.mathez 1 FIRST MGPA V2 TEST RESULTS with IPNL SETUP And MGPA V2 TEST PRODUCTION R. Della-Negra, M. Dupanloup, J. Fay, S. Gascon,
Qualification Test of UFE Board  Schematic diagram of UFE  Board types and current status  Qualification test procedures  VA & UFE test setup 
25th June, 2003CMS Ecal MGPA first results1 MGPA first results testing begun 29 th May on bare die (packaging still underway) two chips looked at so far.
14 June 2002 P.Pangaud FPPA2001 2nd Design Review 1 FPPA Analog Output Buffer Modifications Outline Status Slew Rate Bias lines disturbance Modifications.
CARDIAC meeting – 30 Sept 05 M3R3-M5R3-M5R4 FEE status.
Jan, 2001CMS Tracker Electronics1 Hybrid stability studies Multi – chip hybrid stability problem when more then ~ 2 chips powered up -> common mode oscillation.
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
January, 2003CMS Ecal1 MGPA Specification Discussion – 9 th Jan. 03 OUTLINE 3 or 4 gain channels discussion technical background - why 3 gains could be.
Beam Line BPM Filter Module Nathan Eddy May 31, 2005.
Trip-t testing progress report
Electronic Noise Noise phenomena Device noise models
Information for the assembly of the test board w/ PMT and preamps
PSD upgrade: concept and plans - Why the PSD upgrade is necessary? - Concept and status of the PSD temperature control - Concept of the PSD analog part.
ASIC Activities for the PANDA GSI Peter Wieczorek.
PCB DESIGN Dr. P. C. Pandey EE Dept, IIT Bombay Rev. Jan’16.
1 Calorimeters LED control LHCb CALO meeting Anatoli Konoplyannikov /ITEP/ Status of the calorimeters LV power supply and ECS control Status of.
LC Power Distribution & Pulsing Workshop, May 2011 Super-ALTRO Demonstrator Test Results LC Power Distribution & Pulsing Workshop, May nd November.
Status of the PSD upgrade - Problems with PSD in Be runs - Modification of cooling system - New temperature control - Upgrade of HV control system - MAPD.
1 MGPA Linearity Mark Raymond (Dec.2004) Non-linearity measurements in the lab hardware description method results.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
Task List  Group management plan  Background studies  Link budget: optical/electrical  Build, test learning Rx board  Order components for transceiver.
June 30th 2008Jacques Lefrancois1 CW base studies Last week June 24th at calo meeting : news that preliminary test done by Yuri Gilitski indicated that.
R&D status of the very front end ASIC Tilecal week (7 October 2011) François Vazeille Jacques Lecoq, Nicolas Pillet, Laurent Royer and Irakli Minashvili.
H.Mathez– VLSI-FPGA-PCB Lyon– June , 2012 CSA avec reset pour s-CMS, bruit en temporel (Up-Grade TRACKER) (Asic R&D Version 1)
G.F. Tassielli - SuperB Workshop XI LNF1/11 02/12/2009 Status report on CLUster COUnting activities G. F. Tassielli on behalf of CLUCOU group SuperB Workshop.
S. Smith LCLS Facility Advisory October 12, Beam Position Monitors Facility Advisory Committee October 12, 2006.
PHOTOTUBE SCANNING SETUP AT THE UNIVERSITY OF MARYLAND Doug Roberts U of Maryland, College Park.
 The differentiator or differentiating amplifier is as shown in figure.  This circuit will perform the mathematical operation of differentiation.
Week 22: Schematic Week 23-Week 27: Routing Gerber files have been available since 9th July 1st prototype: – PCB manufacturer: supervised by KIT – Cabling:
Marc Anduze first drawings of Ecal eudet module COPIED FROM : Marc Anduze PICTURES FROM : CALICE/EUDET electronic meeting – CERN – 12 July 07.
Enhancement Presentation Carlos Abellan Barcelona September, 9th 2009.
1 Run on 25. October. 2 Full-size DCD Price: at least 32 k€ Return: April 201  Less test possibilities Full-size chip Wire-bondable DCD Price: 6.75 k€
PreShower Characterisations
Potential and Current Control
Calorimeter Mu2e Development electronics Front-end Review
Analog FE circuitry simulation
OPS - Energy Harvesting
Hugo França-Santos - CERN
Electronics for the E-CAL physics prototype
POWER AMPLIFIERS.
Status of n-XYTER read-out chain at GSI
University of California Los Angeles
Amplifiers Classes Electronics-II
BESIII EMC electronics
Amplifiers Classes Electronics-II
Presentation transcript:

Jean-Marie Bussat – January 31, FPPA2000 characterization history Sumary of tests done at LBNL

Jean-Marie Bussat – January 31, First measurements Preamplifier test output Pulse input OzTek socket + Ceramic FPPA FPPA digital outputs Power supplies and temperature inputs Leakage current input FPPA output FPPA mode Selection (gains) Clock inputs  First measurements on ceramic packages started April 2001 Three problems found : Gains are wrong Preamplifier response has an undershoot Noise level is too high (40ke - )

Jean-Marie Bussat – January 31, Wrong gains Gains don’t have the right value: 1, 3.7, 6.4, 21 instead of 1, 5, 9, 33  Design issue: software doesn’t take care of metal resistancePreamplifier Amp. Amp. Amp.Amp. 1.3mm 0.9mm R’s R2 R1 50  External decoupling Capacitor (  100nF) Parasitic resistance ~25-30  RpRp Gain = 1 + R2 R1 + R p Small  less noise

Jean-Marie Bussat – January 31, Undershoot in PA response Preamp. CfCf RfRf C f = 22pF (design value) C f = 34pF

Jean-Marie Bussat – January 31, Excessive noise Measured Simulated Meas. Noise = 14.5Ke e - /pF Sim. Noise = 8.3Ke e - /pF "Real" noise: gaussian distribution Std. Plastic Part: Chip 2599 x25 Amplifier  =3.7 mV 0.4 pC = 270 mV  Noise = 34 ke 

Jean-Marie Bussat – January 31, Noise investigation (1) Noise investigation started in May  First hypothesis : process problem * Wrong size of input transistor ?  No (checked under microscope) * Intrinsic base resistor of input transistor too high ?  No (measurement of same transistor on the Process Control Monitor gives result within specs).  Second hypothesis : preamplifier not guilty, noise coming from elsewhere ? * A minimalist test setup dedicated to the preamplifier alone is built (digital part not powered, no clocks) Two attempts of re-bonding - PLCC68 - Chip on board

Jean-Marie Bussat – January 31, Noise investigation (2) external sources of noise Noise=pickup noise ? Noise=received “noise” ? Noise “waveform” asynchronous to 40MHz clock. Noise still there without clock. No A little : ~ MHz signal  Need a Faraday cage Found an aluminum box that works well L Noise still there  Comes from inside FPPA…

Jean-Marie Bussat – January 31, Noise investigation (3) 1st preamplifier-only test topbottom Tried with a PLCC68 package (cavity needs to be large because chip size is 4mm x 5mm) External components placed as close as possible to the chip 4cm L Package lid length: PLCC68: L ~ 1cm avg. TQFP52: L ~ 1mm (final package) Pulse shape ok with C f = 22 pF  ~ 10pF parasitics !! Need to repackage without adding parasitic capacitance  Chip on board  Too much parasitic capacitance makes preamplifier unstable

Jean-Marie Bussat – January 31, Noise investigation (4) 2nd preamplifier-only test topbottom Use chip-on-board direct bonding to minimize parasitic capacitances Components placed as close as possible to the chip  No more oscillations  Same noise level as with complete test board * Noise is not coming from the FPU: Preamplifier problem ??? * There’s no correlation between the noise observed on the sensitive points of the preamplifier (bias decoupling points) and the noise at the output. * It’s impossible to insure that the bias is not responsible with this setup.  Need to physically isolate the preamplifier from the FPU  "Chip surgery": FIB (Focused Ion Beam)

Jean-Marie Bussat – January 31, Noise investigation (5)  FIB first iteration: June * Design of a dedicated chip on board PCB * 5 chips bonded, 4 tested OK, 3 sent for FIB (preamplifier alone, no internal bias)  Noise level down to ~ 20ke - * Simulation with parasitic resistances shows an increase of noise level from 10ke - to 17ke -. Measured values are close but not enough. Ceramic FIB Schematic simulation (ideal circuit)

Jean-Marie Bussat – January 31, Noise investigation (6) Environmental problems Noise is studied using a spectrum analyzer instead of an oscilloscope.  Noise spectrum contains a lot of pickup noise (90-200MHz).  Noise is coupled via power supply lines Test board powered using batteries.  Noise level down to 15-17ke - : Matches simulation results

Jean-Marie Bussat – January 31, Noise investigation (7) Noise cause investigation: July * Previous results don’t ensure that there’s no contribution from the FPU. * The preamplifier needs a bias voltage and a bias current Simulations show that the current input is more sensitive than the voltage input  Assuming that an external bias current is the solution (like in the 1998 prototype of the FPPA that had the same noise level than in simulation), nothing proves that the contribution of the voltage input is negligible.  FIB second iteration * Standard ceramic packaged FPPA with a cut on the preamplifier bias current input only * 3 chips processed, 1 chip destroyed during transport.

Jean-Marie Bussat – January 31, Noise investigation (8) second FIB results ~FIB-noise2\D007~FIB-noise2\D006 4V pulse Injected 40 dB attenuation C INJ = 8 pF x25 Amplifier  =2.0 mV 0.32 pC = 255 mV  Noise = 15.7 ke  Battery powered test board Noise understood No contribution from reference voltage

Jean-Marie Bussat – January 31, Pulse shape study (1) Pulse shape study: July/August to October Fact: The pulse shape at the preamplifier output is affected by the setting of the FPU multiplexer. * Multiplexer set to any slow control channel  preamplifier pulse is normal. * Multiplexer set to any signal channel (gain 1, 5, 9 or 33)  preamplifier pulse is distorted.  Effect is the same for all chips (plastic or ceramic package).  Distortion is directly proportional to the value of the selected gain.  indicates a coupling through the input of the preamplifier.  Distortion looks like the derivation of the input pulse.  indicates a capacitive coupling.

Jean-Marie Bussat – January 31, Pulse shape study (2) Preamplifier output

Jean-Marie Bussat – January 31, Pulse shape study (3)  The effect has never been seen on soldered chips. - Any distortion that is visible at the output of the preamplifier is also visible at the output of the FPPA If the output of the FPPA is “clean”, the output of the preamplifier is also “clean”. - True for M0’ as well as for Proto99 and Proto99++ where no effects were observed. - Even if Proto99 and Proto99++ were using the 98’ prototype of the FPPA, some chips showed this behavior during testing (on socket). The effect was so rare that it was at that time associated to malfunctioning chips.

Jean-Marie Bussat – January 31, Pulse on M0' Sample number (25ns/sample) ADC count Run Max. intensity in xtal 2 (FPPA #2697) 5ns delay on ADC clock Normal pulse shape, pulse timing as simulated Pulse reconstructed from ADC data obtained with unsynchronized acquisition

Jean-Marie Bussat – January 31, Pulse shape (4) Pulse shape study (October 2001) :  The effect remain unchanged whatever the output buffer load is.  The preamplifier pulse is not affected by any signal applied on the slow control inputs  Pulse distortion doesn’t come from the output of the FPPA.  The effect exist if the FPU clock is running or if the FPU is forced in sample mode.  The distortion disappear if the FPU is forced in hold mode.  ????  The effect is four time smaller on FIB’d chip with external preamplifier bias.  The bias current input of the preamplifier is a coupling path.  But this is not the only one.  Pulse distortion is also visible on the IPNL test board.  The effect doesn’t come from the layout of the test board.  During three days, it was impossible to reproduce the effect whatever was done to the chip or the board.  The problem is probably coming from the contacts that are not perfects in the case of the use of a socket.

Jean-Marie Bussat – January 31, Pulse shape (5) Internal/External bias current Internal bias current External bias current

Jean-Marie Bussat – January 31, Oscillations Oscillations study: October Fact: Some oscillations have been observed at the output of the preamplifier during the test of 1500 FPPA's in Lyon.  Chips that were oscillating on the test bench in Lyon are not oscillating on the test board used at LBNL (quasi-identical layout).  The test board used in Lyon has been brought to LBNL.  No oscillations can be seen…  Environmental problem The preamplifier is sensitive to the load that is connected to its output.  It is possible, in some marginal cases, to induce an oscillation by changing the way the buffer that is used to look at the output of the preamplifier is connected.  Again, the difficulties encountered to reproduce the problem suggest that it could be related to a contact problem (No oscillations observed on the M0’ modules).

Jean-Marie Bussat – January 31, Timing Timing study: October Facts:* There’s some problems on the preamplifier that prevent a fine analysis of the FPU (noise and linearity measurements are dominated by the preamplifier characteristics). * Some timing problems have been observed at CERN on M0’ Timing is defined by the FPU but it is difficult to study it through the preamplifier.  FIB third iteration - Ceramic FPPA (the only type that can be modified with FIB). - The preamplifier is disconnected. Its output becomes the input of the FPPA. This way it is possible to input any given signal to the FPU to check its response. - Two fully working chips sent for modification. Both are dead after FIB : same behavior, short circuit on VCC and dead bias generator. Too sensitive node for FIB Timing has to be checked on the full FPPA (M0').