Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.

Slides:



Advertisements
Similar presentations
Jeudi 19 février 2009 Status of SPIROC chips Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La.
Advertisements

R&D for ECAL VFE technology prototype -Gerard Bohner -Jacques Lecoq -Samuel Manen LPC Clermond-Ferrand, Fr -Christophe de La Taille -Julien Fleury -Gisèle.
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
1 H-Cal front-end ASIC Status LAL Orsay J. Fleury, C. de la Taille, G. Martin, L. Raux.
Integrated electronic for SiPM KOBE – 29 June ‘07 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G. Martin-Chassard, N. Seguin, L. Raux, S. Blin, P.
ECAL EUDET MODULE progress & perspective EUDET annual meeting, oct, 18 st, Munich.
08/10/2007Julie Prast, LAPP, Annecy1 The DHCAL DIF and the DIF Task Force Julie Prast, LAPP, Annecy.
EUDET FEE status C. de LA TAILLE. EUDET annual meeting 6 oct 08 cdlt : FEE statrus 2 EUDET module FEE : main issues 2 nd generation ASICs –Self triggering.
Large area photodetection for Water Cerenkov detectors PMm 2 proposal: Front End Electronics MAROC ASIC Pierre BARRILLON, Sylvie BLIN, Jean-Eric CAMPAGNE,
Front-End electronics for Future Linear Collider calorimeters C. de La Taille IN2P3/LAL Orsay on behalf of the CALICE and EUDET collaborations
ASIC development foreseen at IHEP/ORSAY C. de La Taille.
Hold signal Variable Gain Preamp. Variable Slow Shaper S&H Bipolar Fast Shaper 64Trigger outputs Gain correction (6 bits/channel) discriminator threshold.
Organization for Micro-Electronics desiGn and Applications HARDROC 3 for SDHCAL OMEGA microelectronics group Ecole Polytechnique CNRS/IN2P3, Palaiseau.
SPIROC : second generation of Silicon PM Readout ASIC Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Jean-Jacques Jaeger, Gisèle Martin-
R&D for a 2nd generation AHCAL prototype LCWS 2007 – DESY Hamburg Mathias Reinecke on behalf of the AHCAL partners.
EUDET JRA3 Front-End electronics in 2007 C. de La Taille IN2P3/LAL Orsay HaRDROCSKIROCSPIROC.
Vendredi 18 décembre 2015 Status report on SPIROC chips Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin- Chassard, Christophe.
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
SPIROC update Felix Sefkow Most slides from Ludovic Raux HCAL main meeting April 18, 2007.
Second generation Front-End ASICs for CALICE LCWS07 Hamburg C. de La Taille IN2P3/LAL Orsay On behalf of the CALICE collaboration HaRDROCSKIROCSPIROC.
Organization for Micro-Electronics desiGn and Applications Ludovic Raux OMEGA microelectronics group Ecole Polytechnique & CNRS IN2P3
Front-End electronics for Future Linear Collider calorimeters C. de La Taille IN2P3/LAL Orsay On behalf of the CALICE collaboration
CSNSM SPIROC : Silicon PM Readout ASIC Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La Taille, Ludovic Raux.
14 jan 2010 CALICE/EUDET FEE status C. de LA TAILLE.
HARDROC: Readout Chip for CALICE/EUDET Digital Hadronic calorimeter Nathalie Seguin-Moreau.
HaRDROC performance IN2P3/LAL+IPNL+LLR R. GAGLIONE, I. LAKTINEH, H. MATHEZ IN2P3/IPNL LYON M. BOUCHEL, J. FLEURY, C. de LA TAILLE, G. MARTIN-CHASSARD,
ILC/EUDET developments at LAL Scientific council 23/9/05 B. Bouquet, J. Fleury, C. de La Taille, G. Martin-Chassard LAL Orsay.
12/09/2007Julie Prast, LAPP, Annecy1 The DIF Task Force and a focus on the DHCAL DIF Remi Cornat, Bart Hommels, Mathias Reinecke, Julie Prast.
SKIROC2 Silicon Kalorimeter Integrated Read-Out Chip Stéphane CALLIER, Christophe DE LA TAILLE, Frédéric DULUCQ, Gisèle MARTIN-CHASSARD, Nathalie SEGUIN-MOREAU.
PArISROC Photomultiplier Array Integrated in Sige Read Out Chip Selma Conforti Frédéric Dulucq Christophe de La Taille Gisèle Martin-Chassard Wei
SPIROC : Silicon PM Readout ASIC Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La Taille, Ludovic Raux IN2P3/OMEGA-LAL.
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
1 Second generation Front-end chip for H-Cal SiPM readout : SPIROC Réunion EUDET France – LAL – jeudi 5 avril 2007 M. Bouchel, F. Dulucq, J. Fleury, C.
June 13rd, 2008 HARDROC2. June 13rd, 2008 European DHCAL meeting, NSM 2 HaRDROC1 architecture Variable gain (6bits) current preamps (50ohm input) One.
Front-end Electronic for the CALICE ECAL Physic Prototype Christophe de La Taille Julien Fleury Gisèle Martin-Chassard Front-end Electronic for the CALICE.
CALICE/EUDET FEE status C. de LA TAILLE. 31 aug 2009 EUDET SC meeting Status of JRA3 Front End Electronics 2 ILC front-end ASICs : the ROC chips SPIROC.
SPIROC ADC measurements S. Callier, F. Dulucq, C. de La Taille, M. Faucci, R. Poeschl, L. Raux, J. Rouenne, V. Vandenbussche.
11 may 2010 Performance of 2 nd generation ASICs for CALICE/EUDET C. de LA TAILLE OMEGA-LAL Orsay.
CALICE/EUDET FEE status C. de LA TAILLE. 16 jun 2009 TB meeting FNAL ASICs for CALICE/EUDET 2 First generation ASICs Readout of physics prototypes (ECAL,
CALICE/EUDET developments in electronics C. de La Taille IN2P3/LAL Orsay.
SKIROC status Calice meeting – Kobe – 10/05/2007.
Tuesday, 20 May 2003OPERA Collaboration Meeting - Gran Sasso1 Status of front-end electronics for the OPERA Target Tracker LAL Orsay S.BONDIL, J. BOUCROT,
CALICE ECAL meeting VFE ASIC Next & next to next version 17 Janvier 2006, LAL Orsay.
Status of front-end electronics for the OPERA Target Tracker
STATUS OF SPIROC measurement
3-bit threshold adjustment
ECAL front-end electronic status
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
HR3 status.
DHCAL TECH PROTO READOUT PROPOSAL
R&D on large photodetectors and readout electronics FJPPL KEK/Orsay JE Campagne, S. Conforti, F. Dulucq, C. de La Taille, G. Martin-Chassard,, A.
FKPPL Front-End Electronics for CALICE/EUDET calorimeters C
Second generation Front-end chip for H-Cal SiPM readout : SPIROC
CALICE COLLABORATION LPC Clermont LAL Orsay Samuel MANEN Julien FLEURY
Front-End electronics for CALICE Calorimeter review Hamburg
Scintillator HCAL readout
02 / 02 / HGCAL - Calice Workshop
STATUS OF SKIROC and ECAL FE PCB
SPIROC Status : Last developments for SPIROC
Christophe de La Taille * Gisèle Martin-Chassard *
ECAL Electronics Status
SKIROC status Calice meeting – Kobe – 10/05/2007.
Status of SPIROC: Next generation of SPIROC
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
Status of SPIROC Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La Taille, Ludovic Raux mercredi.
Stéphane Callier, Dominique Cuisy, Julien Fleury
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
AIDA KICK OFF MEETING WP9
2007 TWEPP – Prague – September 3-7, 2007
Presentation transcript:

Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux LAL Orsay IN2P3-CNRS – Université Paris-Sud – B.P. 34 – Orsay cedex – France

First generation chip for SiPM : short reminder  18-channel 8-bit DAC (0-5V)  18-channel front-end readout :  Variable gain charge preamplifier (0.67 to 10 V/pC)  Variable tine constant CRRC 2 shaper (12 to 180 ns)  Track and hold  1 multiplexed output  Power consumption : ~200mW (supply : 0- 5V)  Technology : AMS 0.8 m CMOS  Chip area : ~10mm ²  Package : QFP-100

Second generation chip for SiPM : SPIROC - A-HCAL read out - Silicon PM detector - 36 channels - Compatible with new DAQ - Many SKIROC, HARDROC, and MAROC features re-used SPIROC submission expected on 11 th june Skiroc layout : ~20mm² Technology : AMS 0.35 m SiGe

SPIROC main features  36-channel readout chip  Internal input 8-bit DAC (0-5V) for SiPM gain adjustment  Energy measurement : 2 gains / 12 bit ADC 1 pe  2000 pe Variable shaping time from 50ns to 100ns pe/noise ratio : 11  Time measurement : 1 TDC (12 bits) step~100 ps pe/noise ratio on trigger channel : 24 Fast shaper : ~15ns Auto-Trigger on ½ pe  Analog memory for time and charge measurement : depth 16  Power pulsing integrated  Low consumption : ~25µW per channel (in power pulsing mode)  Calibration injection capacitance  Embedded bandgap for voltage references  Embedded DAC for trigger threshold  Compatible with physic prototype DAQ Serial analogue output External “force trigger”  Probe bus for debug  12-bit Bunch Crossing ID  SRAM with data formatting 2 x 2kbytes = 4kbytes  Output & control with daisy-chain

SPIROC: One channel schematic

Block scheme of SPIROC Bunch crossing Ch. 0 Ch. 1 Analog channel Analog mem. 36-channel 12 bit Wilkinson ADC for charge and time measurement Analog channel Analog mem. Ch. 35 Analog channel Analog mem. 12-bit counter Time digital mem. Event builder Memory pointer Trigger control Main Memory SRAM Com module HCAL SLAB

SPIROC : Photoelectron response simulation High gain Preamplifier response Low gain Preamplifier response Fast shaper High gain Slow shaper Low gain Slow shaper Tp=15ns Tp=50ns Noise/pe ratio = 25 Noise/pe ratio = 11 Noise/pe ratio = 3 1mV/pe 10mV/pe 120mV/pe Simulation obtained with SiPM gain = 10 6 _ 1 pe = 160 fC

SPIROC : RAM Mapping Time Measurement Charge Measurement x36 Time stamp (BCID) Chip ID (8 bits) Time stamp (12 bits) TDC measurement (12 bits) ADC measurement (12 bits) Gain (1 bit) Hit (1 bit) TDC measurement (12 bits) Time stamp (12 bits) TDC measurement (12 bits) ADC measurement (12 bits)

SPIROC : Acquisition mode  Store up to 16 events in RAM  Stop acquisition when ram_full signal asserted Common collector bus for ram_full signal 36

SPIROC : Readout mode  Based on daisy chain mechanism initiated by DAQ Possibility to bypass a chip by slow control  One data line activated by each chip sequentially Readout rate few MHz to minimize power dissipation With 500 pF bus capacitance, power dissipation is ~10µW/chip i=CdV/dt = 1 mA => 1 mW for up to 100 chips on bus Readout time max (ram full) 20kbits x 1 µs = 20 ms/chip

Time considerations time Time between two trains: 200ms (5 Hz) Time between two bunch crossing: 337 ns Train length 2820 bunch X (950 us) Acquisition 1ms (.5%) A/D conv..5ms (.25%) DAQ.5ms (.25%) 1% duty cycle IDLE MODE 99% duty cycle 199ms (99%) analog detectors only

Schedule  First Prototype submission : 11 th june 2007  Expected delivery : September 2007  SPIROC Characterization : End of Year

Conclusion  SPIROC designed for SiPM A-HCAL : second generation ASICs  Many SKIROC, HARDROC, and MAROC features re-used for SPIROC : power pulsing, bandgap, daisy chain mechanism, etc.  New features embedded : Time measurement, low consumption input DAC, etc.  Compatible with new DAQ  Complexity is increasing  Submission in june 2007 and first prototype expected in September 2007