DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference PIDS Status and Key Issues: 2004 and 2005 ITRS Peter M. Zeitzoff for PIDS Technology.

Slides:



Advertisements
Similar presentations
18 July 2001 Work In Progress – Not for Publication 2001 ITRS Front End Process July 18, 2001 San Francisco, CA.
Advertisements

FEP ITRS Major Issues April Stresa, Italy ITRS FEP- Major Issues for 2004/5 Resolution of gate electrode CD control issue Doping & Thermal.
IRC Roll-Out/Plenary 4/4 Technology Node identified by xx90 –Minimum Half-Pitch of Metal 1 of either DRAM or Logic –Logic node presently being represented.
November 29, 2001 Santa Clara , CA
ITRS Winter Conference 2006 The Ambassador Hotel Hsin Chu Taiwan 1 ITRS IRC/ITWG Meetings HsinChu December 4, 2006 UPDATED Linda Wilson
Work in Progress --- Not for Publication p. 1--PIDS Summary, Dec.04 PIDS Summary Peter M. Zeitzoff US Chair ITWG Meeting Tokyo, Japan November 30 - December.
DRAFT - NOT FOR PUBLICATION 16 July 2003 – ITRS Public Conference Lithography Update ITRS Meeting San Francisco, CA July
Modeling and Simulation TWG Hsinchu Dec. 6, Modeling and Simulation TWG Paco Leon, Intel International TWG Members: I. Bork, Infineon E. Hall, Motorola.
RF and AMS Technologies for Wireless Communications Working Group International Technology Roadmap for Semiconductors Radio Frequency and Analog/Mixed-Signal.
ITRS Conference, December 6, 2000
Work in Progress --- Not for Publication PIDS Summary, Peter M. Zeitzoff US Chair ITWG Meeting Vaals, Netherlands April 6-7, 2005.
More than Moore ITRS Summer Meeting 2008 July 14, 2008 San Francisco, CA.
ITRS Spring Conference 2007 Annecy France International Technology Roadmap for Semiconductors Radio Frequency and Analog/Mixed-Signal Technologies.
2005 ITRS Work in Progress – Do Not Publish 1 International Technology Roadmap for Semiconductors 2005 ITRS/ORTC Product Model Proposals For Public 07/13/05.
(not for publication – work in progress) ITRS Summer Conference 2009 San Francisco 1 Front End Processes 2009 ITRS ITRS Public Conference July 15, 2009.
24 July 2002 Work In Progress – Not for Publication PIDS Key Issues for 2002 and 2003 ITRS ITRS Open Meeting July 24, 2002 San Francisco.
2 December 2003 – ITRS Public Conference Tsinchu, Taiwan ITRS 2003 Front End Process ITRS Conference December 2, 2003 Hsinchu, Taiwan.
1 ERD 2012 ITRS Spring Conference – Noordwijk, the Netherlands – Apr. 24, 2012 ITRS Public Conference Emerging Research Devices 2012 ERD Chapter Victor.
Work in Progress --- Not for Publication 6 December Interconnect Working Group ITRS 2000 Lakeshore Hotel, Hsinchu, Taiwan, R.O.C. 6 December 2000.
International Technology Roadmap for Semiconductors
PIDS: Poster Session 2002 ITRS Changes and 2003 ITRS Key Issues ITRS Open Meeting Dec. 5, 2002 Tokyo.
International Technology Roadmap for Semiconductors
ITRS 2000 Update - Taipei, Taiwan, 11/06/00
Front End Processes 2010 ITRS
1 PIDS 7/1/01 18 July 2001 Work In Progress – Not for Publication P. Zeitzoff Contributors: J. Hutchby, P. Fang, G. Bourianoff, J. Chung, Y. Hokari, J.
Work in Progress --- Not for Publication 18 July 2001 Work In Progress – Not for Publication Interconnect Working Group 2001 Draft 18 July 2001 San Francisco.
International Technology Roadmap for Semiconductors
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference PIDS Status and Key Issues: 2004 and 2005 ITRS Peter M. Zeitzoff for PIDS Technology.
Summer Public Conference ORTC 2010 Update Messages
International Technology Roadmap for Semiconductors
FEP ITWG Meeting Notes (not for publication – work in progress) ITRS Summer Conference 2011, SF 1 Front End Processes ITRS 2011 Public Conference 13 July.
Beyond CMOS CTSG Dec. 15, 2009 Work in Progress: Not for Distribution Beyond CMOS CTSG IRC Meeting December 15, 2009 DRAFT.
Front End Processes ITRS 2012 Summer Public Conference 12 July 2012
2 December 2003 – ITRS Public Conference Hsin Chu, Taiwan ITRS Presentation PIDS ITWG Emerging Research Devices Hsin-Chu, Taiwan December 2, 2003 Jim Hutchby.
Design and System Drivers Worldwide Design ITWG: T
ITRS Design ITWG Design and System Drivers Worldwide Design ITWG Key messages: 1.- Software is now part of semiconductor technology roadmap 2.-
International Technology Roadmap for Semiconductors 2001
International Technology Roadmap for Semiconductors
07/24/02 Alan Allan / Intel Corporation
ITRS Roadmap Design + System Drivers Makuhari, December 2007 Worldwide Design ITWG Good morning. Here we present the work that the ITRS Design TWG has.
24 July 2002 Work In Progress – Not for Publication Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer,
Modeling and Simulation ITWG San Francisco, July 24, July 2002 Work In Progress – Not for Publication Modeling and Simulation ITWG Jürgen Lorenz.
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference 2004 ITRS Public Conference PIDS ITWG Emerging Research Devices San Francisco, CA July.
4 December 2002, ITRS 2002 Update Conference Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer, Infineon.
Overall Roadmap Technology Characteristics (ORTC) 2012
Modeling and Simulation ITWG Tokyo, December 4, 2002 Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer,
Litho ITRS Update Lithography iTWG December 2008.
ITRS Winter Conference 2006 The Ambassador Hotel Hsin Chu Taiwan 1 International Technology Roadmap for Semiconductors Assembly and Packaging 2006.
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS FEP Challenges Continued scaling will require the introduction of new materials.
Embedded Systems Design: A Unified Hardware/Software Introduction 1 Chapter 10: IC Technology.
by Alexander Glavtchev
Alain Espinosa Thin Gate Insulators Nanoscale Silicon Technology PresentersTopics Mike DuffyDouble-gate CMOS Eric DattoliStrained Silicon.
ITRS MOSFET Scaling Trends, Challenges, and Key Technology Innovations
Work in Progress – Do not Publish - FEP ITRS Winter Public Conference 2012, Taiwan 1 Front End Processes ITRS 2012 Winter Public Conference.
Kwangok Jeong and Andrew B. Kahng UCSD VLSI CAD Laboratory
ITRS 2003 Front End Processing Challenges David J. Mountain *Gate Stack Leff Control *Memory Cells Dopant Control Contacts *Starting Material FEP Grand.
MonolithIC 3D Inc., Patents Pending MonolithIC 3D ICs RCAT approach 1 MonolithIC 3D Inc., Patents Pending.
E. Sicard - ultra deep submicron Ultra-Deep submicron technology Etienne Sicard Insa
ITRS: RF and Analog/Mixed- Signal Technologies for Wireless Communications Nick Krajewski CMPE /16/2005.
ITRS 2000 Update Work In Progress - Do Not Publish! 1 ITRS/ Design TWG Update 2000 System on Chip, Design Productivity, Low Power, Deep Submicron Design.
Penn ESE370 Fall DeHon 1 ESE370: Circuit-Level Modeling, Design, and Optimization for Digital Systems Day 15: October 3, 2014 Scaling.
UTB SOI for LER/RDF EECS Min Hee Cho. Outline  Introduction  LER (Line Edge Roughness)  RDF (Random Dopant Fluctuation)  Variation  Solution – UTB.
by Alexander Glavtchev
Device Structure & Simulation
INTRODUCTION: MD. SHAFIQUL ISLAM ROLL: REGI:
PHYSICS OF SEMICONDUCTOR DEVICES II
Lecture 19 OUTLINE The MOSFET: Structure and operation
MOSFET Scaling ECE G201.
Lecture 19 OUTLINE The MOS Capacitor (cont’d) The MOSFET:
Lecture 19 OUTLINE The MOS Capacitor (cont’d) The MOSFET:
Presentation transcript:

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference PIDS Status and Key Issues: 2004 and 2005 ITRS Peter M. Zeitzoff for PIDS Technology Working Group ITRS Open Meeting July 14, 2004 San Francisco

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference PIDS Scope PIDS = Process Integration, Devices, and Structures Main concerns –Process integration and full process flows –MOSFET and passive devices and structures Device physical and electrical characteristics and requirements –Broad issues of device and circuit performance and power dissipation, particularly as they drive overall technology requirements –Reliability

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference PIDS Subcategories Logic: both high performance and low power logic –Low power focused on mobile applications Memory: both DRAM and Non-volatile memory Reliability RF and mixed-signal/analog technology for wireless communications –Focused toward wireless communication and considerably broadened in 2003 ITRS –To be discussed in a separate presentation Emerging Research Devices: focused on devices and technologies for 2009 and beyond –New in 2001 ITRS –Broadened and a sharper evaluation focus added in 2003 ITRS –To be discussed in a separate presentation by Jim Hutchby

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Status 2004 PIDS section: only minor updates and corrections from 2003 version Beginning preparation for 2005 PIDS

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Non-volatile memory (NVM) –Flash (NOR and NAND), FeRAM, SONOS, and MRAM –Flash issues Difficult scaling issues for interpoly dielectric and tunneling dielectric thicknesses Does flash F catch up with or even surpass DRAM half pitch? –Possible transfer of phase change and floating body memory from ERD to PIDS in 2005 DRAM –2005: scaling of DRAM half pitch, a factor, etc. –New survey of key DRAM companies needed –What was DRAM half pitch in 2003, and 2004 Memory

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Reliability requirements on a per chip basis are constant –Relative reliability required per transistor becomes more stringent with scaling –Relative reliability required per meter of interconnect becomes more stringent with scaling Reliability challenges are associated with new materials and structures: high-k/metal gate stack, copper/low-k, elevated S/D, ultra-thin body fully depleted SOI, multiple-gate, etc. –Reliability models, data, and reliability qualification should predate production start –Detailed report from RTAB of International SEMATECH on key reliability challenges will be linked Reliability

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Logic: Scaling Approach and Categories Simple models capture essential MOSFET physics embedded in a spreadsheet –Verified vs. MASTAR (sophisticated device model from STM), literature data, and PIDS member knowledge –Initial choice of scaled MOSFET parameters is made –Using spreadsheet, MOSFET parameters are iteratively varied to meet ITRS targets This is one optimal scaling scenario –2003 models more comprehensive and accurate than in 2001 ITRS Types of Logic –High Performance: target is historical 17%/year transistor performance increase –Low Power (especially for mobile applications): target is specific, low level of leakage current Low Standby Power (LSTP): very low power (i.e., cellphone) Low Operating Power (LOP): low power, rel. high performance (i.e., notebook computer, video camcorder

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference NMOSFET Performance and Leakage Scaling Isd,leak: HP Isd,leak: LOP Isd,leak: LSTP, HP, LSTP, LOP 17%/year performance improvement rate

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Key PIDS Logic Issues for 2005 ITRS Overall 1/ and I sd,leak scaling scenarios for high- performance, LSTP, and LOP –Particularly LOP: definition, tradeoff between and fit of LOP between LSTP and high-performance logic Relations between I sd,leak and J g,limit –J g,limit = (I sd,leak /Lg) x ([Temp Factor]/[Stack & Overlap Factor]) –Stack & Overlap Factor = 3very rough estimate More attention to PMOSFETs Timeline of potential solutions

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Key PIDS Logic Issues for 2005 ITRS (cont.) Review modeling –Fringe and overlap capacitance –Scaling of mobility enhancement –Modeling and scaling of enhancements due to advanced devices (single- and multiple-gate) MASTAR modeling will be important here –Quasi-ballistic transport With FEP –Improved modeling of S/D: R sd, S/D lateral abruptness, x j, and halo –Poly depletion and quantum effects

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Review Timing of Key Logic Technology Innovations These lnnovations are required to meet scaling performance goals Enhanced mobility strained Si –High-performance (HP): 2004 (90 nm node) –LOP & LSTP: 2008 (57 nm node) High-k gate dielectric –LSTP and LOP: 2006 (70 nm node) –HP: 2007 (65 nm node) Metal gate electrode: 2007 (65 nm node) for High- Performance, 2008 (57 nm node) for LOP and LSTP Advanced MOSFETs: FDSOI, probably followed by double gate or multi gate –2008 (57 nm node): HP –2012 (35 nm node): LOP & LSTP Enhanced v sat (quasi-ballistic transport) –HP: 2012 (35 nm node) –LOP: 2015 (25 nm node) –LSTP: 2018 (18 nm node)

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference LSTP: EOT and Gate Leakage Current Density (Jg) Scaling 1.E+0325 Calendar Year 1.E-04 1.E-03 1.E-02 1.E-01 1.E+00 1.E+01 1.E Jg (A/cm2) EOT (A) EOT Jg,max Jg,sim,SiON

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Timeliness of key innovations, including high-k gate dielectric (LSTP and LOP first), advanced MOSFET structures (FDSOI or multi-gate FETs), etc. many changes in a short time High leakage current for high-performance logic static power dissipation issues Meeting drive current (I on ) requirements for scaled technologies: enhanced mobility (strained Si), advanced MOSFET structures, and quasi-ballistic operation likely needed Meeting leakage current requirements for low-power logic with scaling, especially for LSTP –Junction leakage becomes an important problem; advanced SOI MOSFET structures help considerably Short channel effects become difficult to control adequately with scaling: advanced MOSFET structures likely needed Summary of Key Logic Issues