Calice Meeting – Prague September 12 th 2007 1 Design of a 16 bit  DAC for ECAL calibration Status report D. Dzahini, L. Gallin-Martel, O. Rossetto,

Slides:



Advertisements
Similar presentations
Using MVL (Multi-Valued Logic) Signal in Test Application Baohu Li, Bei Zhang, Vishwani Agrawal Auburn University.
Advertisements

MB Page1Mihai Banu, July 2002 WCR #7 Nyquist rate ADC Main design motivation: Low Power Features: Pipeline arquitecture. Two interleaved ADCs with shared.
©Alex Doboli 2006  Analog to Digital Converters Alex Doboli, Ph.D. Department of Electrical and Computer Engineering State University of New York at.
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
The Design of a Delta Sigma Modulator Presented by: Sameh Assem Ibrahim 24-July-2003.
Sampling and quantization Seminary 2. Problem 2.1 Typical errors in reconstruction: Leaking and aliasing We have a transmission system with f s =8 kHz.
Fischer 08 1 Analog to Digital Converters Nyquist-Rate ADCs  Flash ADCs  Sub-Ranging ADCs  Folding ADCs  Pipelined ADCs  Successive Approximation.
Application: For high SNR and SFDR, such as xDSL and Hi-Fi audio. Preferred architecture: Multi-bit ∆ΣM (Delta-Sigma Modulator). Problem: Nonlinear DAC.
Pixel-level delta-sigma ADC with optimized area and power for vertically-integrated image sensors 1 Alireza Mahmoodi and Dileepan Joseph University of.
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
DNC, GEC & Non-linear Interpolation DNC, GEC & Non-linear interpolation A Review of ”A Digitally Enhanced 1.8V 15-bit 40-MSample/s CMOS.
NSoC 3DG Paper & Progress Report
Neurotransmitters and their Detection Introduction Design Testing Application Conclusion.
PWM Audio Amplifiers Zhiming Deng Chinwuba Ezekwe Dimitrios Katsis.
Why prefer CMOS over CCD? CMOS detector is radiation resistant Fast switching cycle Low power dissipation Light weight with high device density Issues:
Design Goal Design an Analog-to-Digital Conversion chip to meet demands of high quality voice applications such as: Digital Telephony, Digital Hearing.
Introduction to Analog-to-Digital Converters
The World Leader in High Performance Signal Processing Solutions Audio ADC/DACs Primer David Hossack.
Ph. Farthouat CERN ELEC 2002 ADC 1 Analog to Digital Conversion  Introduction  Main characteristics –Resolution –Dynamic range –Bandwidth –Conversion.
Sigma Delta A/D Converter SamplerModulator Decimation Filter x(t) x[n]y[n] Analog Digital fsfs fsfs 2 f o 16 bits e[n] Over Sampling Ratio = 2f o is Nyquist.
Department of Electrical & Computer Engineering 1 ES585a - Computer Based Power System Protection Course by Dr.T.S.Sidhu - Fall 2005 Class discussion presentation.
A 10 bit,100 MHz CMOS Analog- to-Digital Converter.
14-5 January 2006 Luciano Musa / CERN – PH / ED General Purpose Charge Readout Chip Nikhef, 4-5 January 2006 Outline  Motivations and specifications 
L. Gallin-Martel, D. Dzahini, F. Rarbi, O. Rossetto
By Grégory Brillant Background calibration techniques for multistage pipelined ADCs with digital redundancy.
1HSSPG Georgia Tech High Speed Image Acquisition System for Focal-Plane-Arrays Doctoral Dissertation Presentation by Youngjoong Joo School of Electrical.
A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology
Filters and Delta Sigma Converters
PreAmp with 2nd order highpass and differential output pulser 3rd order lowpass.
Readout ASIC for SiPM detector of the CTA new generation camera (ALPS) N.Fouque, R. Hermel, F. Mehrez, Sylvie Rosier-Lees LAPP (Laboratoire d’Annecy le.
EE421, Fall 1998 Michigan Technological University Timothy J. Schulz 15-Sept, 1998EE421, Lecture 031 Lecture 3: Quantization l The last major stage of.
Design of a 10 Bit TSMC 0.25μm CMOS Digital to Analog Converter Proceedings of the Sixth International Symposium on Quality Electronic Design IEEE, 2005.
S.Manen– IEEE Dresden – Oct A custom 12-bit cyclic ADC for the electromagnetic calorimeter of the International Linear Collider Samuel.
A 2-GHz Direct Sampling ΔΣ Tunable Receiver with 40-GHz Sampling Clock and on-chip PLL T. Chalvatzis 1, T. O. Dickson 1,2 and S. P. Voinigescu 1 1 University.
Presentation Outline Motivation Objectives
A 1V 14b Self-Timed Zero- Crossing-Based Incremental ΔΣ ADC[1] Class Presentation for Custom Implementation of DSP By Parinaz Naseri Spring
A 10b Ternary SAR (TSAR) ADC with Decision Time Quantization Based Redundancy Jon Guerber, Manideep Gande, Hariprasath Venkatram, Allen Waters, Un-Ku Moon.
12/14/2010Sophia University Solid –State Circuits & Devices Laboratory 1 A low-power delta-sigma modulator using dynamic-source-follower integrators Ryoto.
Why Data Conversion? Real world is analog Mostly, communication and computation is digital Need a component to convert analog signals to digital (ADC)
Technical Report High Speed CMOS A/D Converter Circuit for Radio Frequency Signal Kyusun Choi Computer Science and Engineering Department The Pennsylvania.
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
Jorge Guilherme Lisbon 20 April 2012 #1 High Dynamic Range Signal Conversion Jorge Guilherme INSTITUTO DE TELECOMUNICAÇÕES Basic Sciences and Enabling.
L.Royer – Calice Manchester – Sept A 12-bit cyclic ADC dedicated to the VFE electronics of Si-W Ecal Laurent ROYER, Samuel MANEN LPC Clermont-Ferrand.
ANALOG - DIGITAL CONVERTERS Lecture 10
THERMAL NOISE ESTIMATION IN SWITCHED-CAPACITOR CIRCUITS
Figure Analog-to-digital conversion.. Figure The DAC output is a staircase approximation to the original signal. Filtering removes the sharp.
Sebastian Loeda BEng(Hons) The analysis and design of low-oversampling, continuous-time  converters and the effects of analog circuits on loop stability.
Delta Modulation Professor: Dr. Miguel Alonso Jr..
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
Technical Report 4 for Pittsburgh Digital Greenhouse High Speed CMOS A/D Converter Circuit for Radio Frequency Signal Kyusun Choi Computer Science and.
Wei-chih A Low-Voltage Low-Power Sigma-Delta Modulator for Broadband Analog-to-Digital Conversion IEEE Journal Of Solid-state Circuits, Vol. 40, No. 9,
Front-end Electronic for the CALICE ECAL Physic Prototype Christophe de La Taille Julien Fleury Gisèle Martin-Chassard Front-end Electronic for the CALICE.
G.F. Tassielli - SuperB Workshop XI LNF1/11 02/12/2009 Status report on CLUster COUnting activities G. F. Tassielli on behalf of CLUCOU group SuperB Workshop.
1 Progress report on the LPSC-Grenoble contribution in micro- electronics (ADC + DAC) J-Y. Hostachy, J. Bouvier, D. Dzahini, L. Galin-Martel, E. Lagorio,
1 Status Report on ADC LPC Clermont-Ferrand Laurent ROYER, Samuel MANEN Calice/Eudet electronic meeting London 2008.
A high speed 10 to 12 bits pipe line ADC, design proposal for ECAL
SKIROC status Calice meeting – Kobe – 10/05/2007.
– 1 – Data ConvertersOversampling ADCProfessor Y. Chiu EECT 7327Fall 2014 Oversampling ADC.
A General Purpose Charge Readout Chip for TPC Applications
High speed pipelined ADC + Multiplexer for CALICE
Analog to digital conversion
ANALOG-TO-DIGITAL CONVERTERS
High speed 12 bits Pipelined ADC proposal for the Ecal
R&D activity dedicated to the VFE of the Si-W Ecal
Hugo França-Santos - CERN
Basics of Converter Technology
Analog to Digital Converters
Oversampling A/D Conversion
1 Gbit/s Serial Link 1 Gbit/s Data Link Using Multi Level Signalling
Presentation transcript:

Calice Meeting – Prague September 12 th Design of a 16 bit  DAC for ECAL calibration Status report D. Dzahini, L. Gallin-Martel, O. Rossetto, C. Vescovi Laboratoire de Physique Subatomique et de Cosmologie, Grenoble Theory –  modulators –1 st order modulator implementation Design –Modulator –Dynamic Element Matching –SC DAC –SC Filter Conclusion – Remaining tasks

Calice Meeting – Prague September 12 th bits LF 1 to 5 bits HF  modulator  converter theory oversampling and noise shaping Quantization noise = Signal fe/2-fe/2 Signal BW Signal fe/2 Signal BW  quantization noise => noise shaping

Calice Meeting – Prague September 12 th Signal to Noise Ratio of ideal converters Nyquist rate converters : Oversampled converters :  converters : N : number of bit OSR : oversampling ratio k : modulator order with

Calice Meeting – Prague September 12 th First order  modulator DAC implementation (1) ACC Q US U(z) E(z) S(z) (high pass filter) E(z) : quantization noise

Calice Meeting – Prague September 12 th First order  modulator DAC implementation (2) ACC Q US Q U S + DFF CLK A Standard CMOS techno. VHDL implementation The output S can be single or multi-bit.

Calice Meeting – Prague September 12 th A 16 bit  DAC block diagram 16 bits 3rd order 9 level  modulator 9 level DEM Diff to Single CT filter 9 level SC DAC Single ended output voltage CLK Offset cancelation 4th order SC filter From pulser

Calice Meeting – Prague September 12 th A 16 bit  DAC 3 rd order, 9 level modulator (1) A 96 dB SNR is necessary to achieve a 16 bit resolution. A 3 rd order, 9 level (3.2 bit) modulator leads to a SNR : 168dB for OSR= dB for OSR=128 => related to the SC filter design (settling time). 126dB for OSR=64 Multi-bit : SC filtering and OPA constraints are relaxed quantization noise is reduced, a DEM is necessary to reduce the DNL effect of the 9 level DAC. The modulator was designed using the Matlab toolbox written by R. Schreier

Calice Meeting – Prague September 12 th A 16 bit  DAC 3 rd order, 9 level modulator (2) U 16 bits Z Q c1 c2 c3 a2 a3 x1 x2 x3 a1 b1 S 4 bits (3.2) VHDL implementation Can also be simulated using C language S=c3*x3; if (S>4) S=4; if (S<-4) S=-4; x3=x3 + c2*x2 - a3*S; x2=x2 + c1*x1 - a2*S; x1=x1 + U - a1*S; Adders overflow is not simulated with this code.

Calice Meeting – Prague September 12 th A 16 bit  DAC Dynamic Element Matching (1) 3 : 2 : 5 : 4 : Data Weighted Averaging (DWA) Random re-mapping turns elements mismatch into white noise. DWA re-mapping shapes DAC errors noise. + DSM XOR DAC with equal bit-weights 8 8 Thermo D Q

Calice Meeting – Prague September 12 th A 16 bit  DAC Dynamic Element Matching (2)

Calice Meeting – Prague September 12 th A 16 bit  DAC SC DAC Based on Direct Charge Transfer (DCT) : - DAC operation is performed during  1 (capacitor arrays charging) - Charges are shared with the feedback capacitor C during  2 (DCT) - Ref voltage is limited by the OPA dynamic range (linearity) Low pass DCT : Ref+ sum out Ref-  1. DSMi CiCi 22 DSM[7:0] 11 22 11 22 C C out sum out C array

Calice Meeting – Prague September 12 th A 16 bit  DAC SC Filter 11 11 22 11 22 22 11 22 22 11 22 11 11 4th order, SC direct implementation of a MFB Butterworth Filter (Fc = 2kHz) - Two 2 nd order filter cascaded - Two differential OPA

Calice Meeting – Prague September 12 th A 16 bit  DAC Differential OPA (1) The OPA used in the SC DAC and in the SC Filter was designed (D. Dzahini) to be implemented in 12 bit, 25MHz ADCs. The main features of this OPA are : - Open loop gain : 100dB - Gain-band product :130MHz - Dynamic range :1.6V - Power consumption :6mW (3 instances required => 18mW) Simulations have to be carried out to reduce the power consumption.

Calice Meeting – Prague September 12 th A 16 bit  DAC Differential OPA (2)

Calice Meeting – Prague September 12 th A 16 bit  DAC Remaining tasks A first prototype will be submitted to the January 2008 run - Simulations have to be carried out to complete the SC filter design : filter topology & response OPA power consumption - The output stage has to be designed : differential to single ended converter (if implemented in the 1st proto) CT filter (if implemented in the 1st proto) output buffer (s) - Pulser & Offset cancellation : ? Pulser specification and design (who ?) The modulator has an offset cancellation capability, its control depends on the pulser design.