Layout and fabrication of CMOS circuits

Slides:



Advertisements
Similar presentations
Thermo-compression Bonding
Advertisements

BEOL Al & Cu.
CMOS Fabrication EMT 251.
Process Flow Steps Steps –Choose a substrate  Add epitaxial layers if needed –Form n and p regions –Deposit contacts and local interconnects –Deposit.
Simplified Example of a LOCOS Fabrication Process
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Digital Integrated Circuits A Design Perspective Manufacturing Process July 30, 2002.
MetalMUMPs Process Flow
CMOS Process at a Glance
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
Photolithography Photolithography is the transfer of patterns, circuits, device structures, etc. to a substrate or wafer using light and a mask.
A Primer on CMOS Technology. Objectives: 1.To Introduce about CMOS technology.
Fabrication of p-n junction in Si Silicon wafer [1-0-0] Type: N Dopant: P Resistivity: Ω-cm Thickness: µm.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 CMOS Process Manufacturing Process.
IC Fabrication and Micromachines
Prof. John Nestor ECE Department Lafayette College Easton, Pennsylvania ECE VLSI Circuit Design Lecture 2 - CMOS Processing.
Design and Implementation of VLSI Systems (EN0160) Sherief Reda Division of Engineering, Brown University Spring 2007 [sources: Sedra/Prentice Hall, Saint/McGrawHill,
Lecture #51 Lecture #5 – VLSI Design Review zPhotolithography zPatterning Silicon zProcess steps used are: yStarts with Si wafer yThermal oxidation yPhotoresist.
CSE477 L05 IC Manufacturing.1Irwin&Vijay, PSU, 2002 CSE477 VLSI Digital Circuits Fall 2002 Lecture 05: IC Manufacturing Mary Jane Irwin (
Device Fabrication Example
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process I Dr. Shiyan Hu Office: EERC 518 Adapted and modified from Digital Integrated.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #7. Etching  Introduction  Etching  Wet Etching  Dry Etching  Plasma Etching  Wet vs. Dry Etching  Physical.
CS/EE 6710 CMOS Processing. N-type Transistor + - i electrons Vds +Vgs S G D.
Click mouse or hit space bar to advance slides All slides property of Cronos, all rights reserved Silicon Substrate Add nitride.
Metallization: Contact to devices, interconnections between devices and to external Signal (V or I) intensity and speed (frequency response, delay)
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Chapter 2 Manufacturing Process March 7, 2003.
ECE484: Digital VLSI Design Fall 2010 Lecture: IC Manufacturing
Semiconductor Manufacturing Technology Michael Quirk & Julian Serda © October 2001 by Prentice Hall Chapter 9 IC Fabrication Process Overview.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated.
Introduction to CMOS VLSI Design CMOS Fabrication and Layout Harris, 2004 Updated by Li Chen, 2010.
© 2001 by Prentice HallSemiconductor Manufacturing Technology by Michael Quirk and Julian Serda Semiconductor Manufacturing Technology Michael Quirk &
Fabrication Technology(1)
Digital Integrated Circuit Design
Norhayati Soin 05 KEEE 4426 WEEK 12/1 3/13/2005 KEEE 4426 WEEK 12 CMOS FABRICATION PROCESS.
Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 3, slide 1 Introduction to Electronic Circuit Design.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Digital Integrated Circuits A Design Perspective Manufacturing Process Jan M. Rabaey Anantha Chandrakasan.
IC Fabrication/Process
NMOS FABRICATION 1. Processing is carried out on a thin wafer cut from a single crystal of silicon of high purity into which the required p-impurities.
CORPORATE INSTITUTE OF SCIENCE & TECHNOLOGY, BHOPAL DEPARTMENT OF ELECTRONICS & COMMUNICATIONS NMOS FABRICATION PROCESS - PROF. RAKESH K. JHA.
Digital Integrated Circuits A Design Perspective
Dynamic Behavior of MOS Transistor. The Gate Capacitance t ox n + n + Cross section L Gate oxide x d x d L d Polysilicon gate Top view Gate-bulk overlap.
Metallization materials should: physically it must:
CMOS VLSI Fabrication.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Digital Integrated Circuits A Design Perspective Manufacturing Process Jan M. Rabaey Anantha Chandrakasan.
Institute of Applied Microelectronics and Computer Engineering College of Computer Science and Electrical Engineering, University of Rostock VIA DOUBLING.
CMOS FABRICATION.
EE141 Manufacturing 1 Chapter 2 Manufacturing Process and CMOS Circuit Layout 1 st rev. : March 7, nd rev. : April 10, 2003.
Antenna Project in Cameron clean room Wafer preparation, conductor deposition, photolithography.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated.
CMOS Fabrication EMT 251.
CSE477 L05 IC Manufacturing.1Irwin&Vijay, PSU, 2003 CSE477 VLSI Digital Circuits Fall 2003 Lecture 05: IC Manufacturing Mary Jane Irwin (
Basic Planar Processes
Topics Design rules and fabrication SCMOS scalable design rules
CMOS Fabrication CMOS transistors are fabricated on silicon wafer
Process technology Physical layout with L-Edit
Manufacturing Process I
Geometric Design Rules
Metallization.
CMOS Process Flow.
Chapter 1 & Chapter 3.
Topics Basic fabrication steps. Transistor structures.
VLSI System Design LEC3.1 CMOS FABRICATION REVIEW
Digital Integrated Circuits A Design Perspective
Add nitride Silicon Substrate.
Lecture #25 OUTLINE Device isolation methods Electrical contacts to Si
Manufacturing Process I
Chapter 1.
Manufacturing Process I
Add nitride Silicon Substrate
Presentation transcript:

Layout and fabrication of CMOS circuits This week Layout and fabrication of CMOS circuits After an idea from Peter.Nilsson@es.lth.se

Fabrication of CMOS circuits A short introductory review CMOS technology Fabrication of CMOS circuits A short introductory review After an idea from Peter.Nilsson@es.lth.se

Photolithography Deposit a layer Spin-on photoresist Use mask to pattern layer Expose photo- resist Develop photo-resist Leaves only un-exposed resist Etch pattern Silicon substrate Remove photo resist (ashing)

CMOS Layout Well-mask Active-mask Shallow trench Isolation (STI) in Well-mask Active-mask Shallow trench Isolation (STI) out out in VSS VDD poly-mask N+-select-mask N+-diffusion P+-select-mask P+-diffusion Body-ties Field oxide Contact-mask p-type silicon substrate p+ n+ n-well VDD-contact Contact-etch VSS-contact Metal-mask MCC091 – Introduction to Integrated Circuit Design

Bowl, c. 1292-1341 Syrian-Egyptian Brass with silver and copper inlay Damascene technology Damascening technique A pattern is cut into the substrate metal The inlay (gold) metal is hammered into the carved areas Process is complete, with metal decorations inlaid into the metal A pattern is etched into the silicon substrate Copper is applied to completely cover the substrate The applied metal is planarized by chemical/ mechanical polishing (CMP) to expose wires Damascening a computer chip Bowl, c. 1292-1341 Syrian-Egyptian Brass with silver and copper inlay

Copper Damascene Tungsten via plugs Single and dual damascene Intra- & inter- metal insulator Metal 2 trenches Metal 2 electroplating CMP Insulator Via etch p-substrate p+ n+ Metal3 trench etch VDD-contact VSS-contact n-well Metal3 Cu CMP MCC091 – Introduction to Integrated Circuit Design