ENEE 303 2nd Discussion.

Slides:



Advertisements
Similar presentations
Electronic Circuits Laboratory EE462G Lab #5 Biasing MOSFET devices.
Advertisements

MOSFET DC circuit analysis Common-Source Circuit
1 Figure 4.10 (a) Circuit symbol for the n-channel enhancement-type MOSFET. (b) Modified circuit symbol with an arrowhead on the source terminal to distinguish.
Field Effect Transistors (1) Dr. Wojciech Jadwisienczak EE314.
Introduction to MOS Transistors
1 MOS Field-Effect Transistors (MOSFETs). Copyright  2004 by Oxford University Press, Inc. Microelectronic Circuits - Fifth Edition Sedra/Smith2 Figure.
Chapter 13 Small-Signal Modeling and Linear Amplification
EE314 IBM/Motorola Power PC620 IBM Power PC 601 Motorola MC68020 Field Effect Transistors.
The Devices: MOS Transistor
Chapter 6 The Field Effect Transistor
MAHATMA PHULE A.S.C. COLLEGE, PANVEL Field Effect Transistor
Lecture 3 Static properties (VTC and noise margins)
CHAPTER 2 Forward Biased, DC Analysis AC Analysis Reverse Biased
Field Effect Transistors
Recall Last Lecture Biasing of BJT Three types of biasing
Field Effect Transistors: Operation, Circuit Models, and Applications
MOS Field-Effect Transistors (MOSFETs)
Recall Last Lecture Common collector Voltage gain and Current gain
Field-Effect Transistors Based on Chapter 11 of the textbook
Chapter 2 Field-Effect Transistors (FETs) SJTU Zhou Lingling.
DC Characteristics of a CMOS Inverter
DMT 241 – Introduction to IC Layout
Recall Lecture 17 MOSFET DC Analysis
ENEE 303 1st Discussion.
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
ENEE 303 4th Discussion.
HW#10 will be posted tonight
ANALOGUE ELECTRONICS I
Recall Lecture 17 MOSFET DC Analysis
Recall Last Lecture The MOSFET has only one current, ID
Pass Transistor Logic We want to transfer a logic 1 using the circuit below. Assume Vin = VDD, Vg makes a transition from 0V to VDD and at t=0 Vx = 0V.
Field effect Transistors: Operation, Circuit, Models, and Applications
Recall Lecture 13 Biasing of BJT Voltage Divider Biasing Circuit.
EE141 Chapter 3 VLSI Design The Devices March 28, 2003.
Recall Lecture 17 MOSFET DC Analysis
Sedr42021_0434.jpg Figure 4.34 Conceptual circuit utilized to study the operation of the MOSFET as a small-signal amplifier.
CMOS Devices PN junctions and diodes NMOS and PMOS transistors
MOS Field-Effect Transistors (MOSFETs)
ترانزیستور MOSFET دکتر سعید شیری فصل چهارم از:
HW#10 will be posted tonight
Lecture 16 ANNOUNCEMENTS OUTLINE MOS capacitor (cont’d)
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Reading: Finish Chapter 17,
Transistors (MOSFETs)
Qualitative Discussion of MOS Transistors
ENEE 303 7th Discussion.
DC & Transient Response
Chapter 1 and 2 review CMOS Devices and models Fabrication process
MOSFET – Common-Source Amplifier
A MOSFET Opamp with an N-MOS Dfferential Pair
Recall Last Lecture The MOSFET has only one current, ID
Recall Lecture 17 MOSFET DC Analysis
Bipolar Junction Transistor
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
The MOS Transistors, n-well
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
CP-406 VLSI System Design CMOS Transistor Theory
Regions of Operation Vg VDD Vds/L = 1V/um Vd Vds = Vgs-Vt Vd VDD VDD
Lecture #15 OUTLINE Diode analysis and applications continued
Lecture 20 OUTLINE The MOSFET (cont’d)
Lecture 20 OUTLINE The MOSFET (cont’d)
Recall Last Lecture The MOSFET has only one current, ID
ELECTRONICS AND SOLID STATE DEVICES-II
JFET Junction Field Effect Transistor.
Analysis of Single Stage Amplifiers
Chapter 4 Field-Effect Transistors
Chapter 15 Differential Amplifiers and Operational Amplifier Design
Presentation transcript:

ENEE 303 2nd Discussion

Discussion webpage http://www.ece.umd.edu/~ysfan/pages/TA.html

Contents Pspice demonstration MOSFET review

CMOS 4007(CA3600) Use Anl_misc.olb library: Add Library ENEE 303 Fall 2017

CMOS 4007(CA3600) 2. Place part -> ANL_MISC -> CA3600E ENEE 303 Fall 2017

CMOS 4007 Schematic 3. Connect the pins correctly. ~= 17mV calculation by hand, neglect channel modulation effect (lambda) ENEE 303 Fall 2017

CMOS 4007 Simulation 4. Do the simulation ~= 17mV calculation by hand, neglect channel modulation effect (lambda) ENEE 303 Fall 2017

CMOS 0.5u model Add library: Path to Spice bicmos12.lib in VCL: C:\Cadence\SPB_16.6\tools\capture\library\pspice\bicmos12.lib ~= 17mV calculation by hand, neglect channel modulation effect (lambda) ENEE 303 Fall 2017

CMOS 0.5u model 2. Edit configuration file under edit simulation profile Add to Design ~= 17mV calculation by hand, neglect channel modulation effect (lambda) ENEE 303 Fall 2017

CMOS 0.5u model 3. Edit the property of PMOS to change the value of W 4. Do the DC sweep on width ~= 17mV calculation by hand, neglect channel modulation effect (lambda) ENEE 303 Fall 2017

Bipolar Junction Transistors MOSFET Bipolar Junction Transistors ENEE 303 Fall 2016

Circuit Symbols of NOMS and PMOS ENEE 303 Fall 2017

saturation occurs once vDS > vOV

The iD-vDS Characteristics for an NMOS Transistor equation (5.14) as vGS increases, so do the (1) saturation current and (2) beginning of the saturation region ENEE 303 Fall 2017

Finite Output Resistance in Saturation Q: What is l? A: A device parameter with the units of V -1, the value of which depends on manufacturer’s design and manufacturing process. much larger for newer tech’s The adjacent figure demonstrates the effect of channel length modulation on vDS-iD curves In short, we can draw a straight line between VA and saturation. Effect of vDS on iD in the saturation region. The MOSFET parameter VA depends on the process technology and, for a given process, is proportional to the channel length L. ENEE 303 Fall 2017

Regions of Operation of the NMOS Transistor Cut-off region (no channel is formed):   Triode region:     Saturation (pinched-off channel) region:     ENEE 303 Fall 2017

Regions of Operation of the PMOS Transistor Cut-off region (no channel is formed):   Triode region:     Saturation (pinched-off channel) region:     ENEE 303 Fall 2017

Example 1: NMOS Given: Vtn = 0.5 V , mnCox = 0.4 mA/V2 , W/L = 0.72 mm / 0.18 mm = 4.0 Find: R that yields VD = 0.8 V MOSFET in saturation ENEE 303 Fall 2017

Example 2: NMOS Given: Vtn = 1 V , (mnCox)(W/L) = 1 mA/V2. Neglect channel length modulation. Find: All node voltages and branch currents. ENEE 303 Fall 2017

Example 2: NMOS If ID = 0.89 mA, Transistor is indeed in saturation Transistor is cutoff Assume saturation, ENEE 303 Fall 2017

Example 3: PMOS Problem Statement: Design the circuit so that transistor operates in saturation with ID = 0.5mA and VD = +3V. Let the PMOS transistor have Vtp = -1V and k’p(W/L) = 1mA/V2. Assume l = 0. ENEE 303 Fall 2016

Example 4: CMOS Problem Statement: The NMOS and PMOS transistors in the circuit are matched, with k’n(Wn/Ln) = k’p(Wp/Lp) = 1mA/V2 and Vtn = -Vtp = 1V. Assuming l = 0 for both devices. Q: Find the drain currents iDN and iDP, as well as voltage vO for vI = 0V, +2.5V, and -2.5V. 1. Idp = idn = 1.125mA, vo = 0; 2. ENEE 303 Fall 2017