Presentation is loading. Please wait.

Presentation is loading. Please wait.

Objective Describe the specification of the various logic ICs with emphasis on fan-in, fan-out, input and output characteristic. Verify the common technical.

Similar presentations


Presentation on theme: "Objective Describe the specification of the various logic ICs with emphasis on fan-in, fan-out, input and output characteristic. Verify the common technical."— Presentation transcript:

1

2 Objective Describe the specification of the various logic ICs with emphasis on fan-in, fan-out, input and output characteristic. Verify the common technical specification of TTL and CMOS logic families.

3 1. Basic Characteristics Digital ICs are a collection of resistors, diodes, and transistors fabricated on apiece of semiconductor material (usually silicon). Digital ICs are categorized according to their circuit complexity as measured by the number of equivalent logic gates packaged within. ComplexityNumbers of gates Small-scale integration (SSI)Fewer than 12 Medium-scale integration (MSI)12 to 99 Large-scale integration (LSI)100 to 9999 Very large-scale integration (VLSI)10,000 or more Ultra large-scale integration (ULSI)100,000 or more

4 2. Types of IC families: 2.1TTL Family TTLPrefixExample IC a)Standard TTL747404(hex inverter) b)High speed TTL74H74H04 c)Low power TTL74L74L04 d)Low power Schottky TTL74LS74LS04 e)Advanced Schottky74AS74AS04 f)Advanced low power Schottky TTL74ALS74ALS04

5 2.2CMOS Family CMOSPrefixExample IC a)Metal oxide40 or 1404001 or 14001 CMOS(quad NOR gates) b)Metal oxide, pin compatible74C74C02 with TTL(quad NOR gates) c)Silicon gate, pin compatible74HC74HC02 with TTL, high speed(quad NOR gates) d)Silicon gate, high speed, 74HCT74HCT02 electrically compatible with TTL(quad NOR gates)

6 2.3Power and Ground Digital ICs are DC powered with ground. Power supply pin for TTL circuit is labeled V cc and for CMOS circuit is labeled V dd.

7 3. Logic-level Voltage Ranges Logic 0 Indeterminate Logic 1 TTLCMOS 0V 0.8V 1.5V 2V 3.5V 5V

8 4. Unconnected (Floating) Inputs 4.1A floating TTL input acts as logic 1 Inputs not used should be connected to logic HIGH as a floating TTL input is extremely susceptible to picking up noise signals that can adversely affect the device’s operation. A floating TTL input will measure a DC level between 1.4V to 1.8V. A B X = AB A B A B (a)(b)(c) Fig 5.1 Three ways to handle unused logic inputs Unconnected (floating)

9 If a CMOS input is left floating, it may become overheated and eventually destroyed itself. Thus, all inputs to a CMOS IC must be connected to a LOW or a HIGH level or to the output of another IC. A floating CMOS input will not measure as a specific DC voltage but fluctuate randomly as it picks up noise. Thus, it does not act as a logic 1 or logic 0 and its effect on the output is unpredictable.

10 5. Digital IC terminology 5.1Voltage parameters a)V IH (min) – High-Level Input Voltage The voltage level required for logic 1 at an input. Any voltage below this level will not be accepted as a HIGH by the logic circuit. b)V IL (max) – Low-Level Input Voltage The voltage level required for logic 0 at an input. Any voltage above this level will not be accepted as a LOW by the logic circuit. c)V OH (min) – High-Level Output Voltage The voltage level at a logic circuit output in the logic 1 state. The maximum value of V OH is usually specified. d)V OL (max) – Low-Level Output Voltage The voltage level at a logic circuit output in the logic 0 state The maximum value of V OL is usually specified.

11 5.2Current parameters a)I IH – High-Level Input Current The current the flows into an input when a specified HIGH-level voltage is applied to that input. b)I IL – Low-Level Input Current The current that flows into an input when a specified LOW-level voltage is applied to that input. c)I OH – High-Level Output Current The current that flows from an output in the logical 1 state under specified load conditions. d)I OL – Low-Level Output Current The current that flows from an output in the logical 0 state under specified load conditions.

12 HIGHLOW Current and Voltages in the 2 logic inputs I OH V OH + _ I IH V IH + _ I OL V OL + _ I IL V IL + _

13 6. Fan- Out A logic circuit output is specified to drive a certain fixed number of logic inputs. The fan-out (also called loading factor) is defined as the maximum number of standard logic inputs that an output can drive reliably. For example, a logic gate specified to have a fan-out of 10 can drive 10 standard logic inputs. If this number is exceeded, the output logic level voltages cannot be guaranteed.

14 7. Propagation Delays A logic signal always experiences a delay in going through a circuit. Two propagation delay times are defined as: t PLH – delay time in going from logical 0 to logical 1 state. t PHL – delay time in going from logical 1 to logical 0 state. In general, t PHL and t PLH are not the same value, and both will vary depending on loading conditions. The values of propagation times are used as a measure of the relative speed of logic circuits. For example, a logic circuit with values of 10ns is a faster logic circuit than one with values of 20ns.

15 8. Noise Immunity The noise immunity of a logic circuit refers to the circuit’s ability to tolerate noise voltages on its inputs. A quantitative measure of noise immunity is called noise margin.

16 Disallowed range Logic 1 Logic 0 Output voltage ranges Indeterminate range Logic 1 Logic 0 Input voltage requirements (a)(b) (a)Diagram showing range of voltages that can occur at a logic circuit output (b)Input voltage requirements at a logic circuit input Voltage V OH (min) V OL (max) V IL (max) V IH (min) { V NH { V NL

17 8.1DC Noise Margins a)The high-state noise margin V NH is defined as V NH = V OH (min) – V IH (min) b)The low-state noise margin V NL is defined as V NL = V IL (max) – V OL (max)

18 9. Current-Sourcing and Current- Sinking Logic 9.1Current-sourcing action Driving gate supplies (sources) current to load gate in HIGH state. +V CC V OH Driving gate Load gate Fig 5.2 (a) Current Sourcing Action Current sourcing Driving gate supplies (sources) current to load gate in HIGH state. LOW I IH

19 9.2Current-sinking action Driving gate receives (sink) current from load gate in LOW state. Current sinking Driving gate receives (sinks) current from load gate in LOW state. I IL HIGH Fig 5.2 (b) Current Sinking Action +V CC Load gate Driving gate V OL

20 10. Standard TTL series characteristics Standard 74 series voltage levels MinimumTypicalMaximum V OL -0.10.4 V OH 2.43.4- V IL --0.8 V IH 2.0-- Noise Margins (worst case)V NL = V NH = 400mVAverage power dissipationPd= 10mWAverage propagation delaytd= 9nsecTypical fan-out= 10

21 10.1 Other TTL series a)Low-Power TTL, 74L series Same basic circuit as standard 74 series except that all resistor values are increased, thus reducing the power requirements. Increased resistor values results in longer propagation delays. Suitable for low frequency operation. Has become obsolete. b)High-Speed TTL, 74H series Smaller resistor values used and have much faster switching speed with an average propagation delay of 6ns. The power dissipation, however, is higher.

22 c)Schottky TTL, 74S series A Schottky Barrier Diode (SBD) is included to increase switching speed. Schottky diode 74S have twice the speed of 74H at about the same power requirement.

23 d)Low-Power Schottky TTL, 74LS series (LS-TTL) Lower-powered, slower speed version of the 74S series. Most common series in TTL family. e)Advanced Schottky TTL, 74AS series (AS TTL) Improved in speed over the 74S series at a much lower power requirement. Fastest TTL series and speed power product is lower than 74S series. Requires lower input current (I IL, I IH ) that results in a greater fan- out. f)Advanced Low-Power Schottky TTL, 74ALS series Lowest speed-power product of all the TTL series. Lowest gate power dissipation. Higher fan-out.

24 11. TTL loading and fan- out Fig 5.3 (a) shows a standard TTL output in the LOW state connected to drive several standard TTL inputs. With gate 1 output in the LOW state, it will sink an amount of current I OL which is the sum of the I IL currents from each input. I OL I IL +5V 1 1 V OL Fig 5.3 (a)

25 Example:In the 74 series IC, I IL = 1.6mA for each input, V OL (max) = 0.4V and V IL (max) = 0.8V Assuming gate 1 output can sink up to 16mA before its output voltage reaches V OL (max), the number of loads that can be connected to its output will be 16mA [I OL (max)] 1.6mA [I IL (max)] == 10 If more than 10 loads are connected at gate 1 output, its I OL will increase and causes V OL to increase above 0.4V which is usually undesirable. This will reduce the noise margin at the IC inputs, since V NL = V IL (max) – V OL (max)

26 Fig 5.3 (b) shows the TTL output in the HIGH state. Gate 1 output acts as a current source supplying a total current I OH that is the sum of the I IH currents of each TTL input. If too many loads are being driven, I OH will increase thereby bringing V OH below V OH (min). This will in turn reduce the HIGH state noise margin and could cause V OH to go into the indeterminate range. Fig 5.3 (b) +5V 0 0 I OH I IH V OH

27 11.1Determining the Fan-out To determine how many different inputs an IC output can drive, one needs to know the current drive capability of the output [i.e. I OL (max) and I OH (max)] and the current requirements of each input (i.e. I IL and I IH ).

28 Exercise: 1.How many 7400 NAND gate inputs can be driven by a 7400 NAND gate output? Given:I OL (max) = 16mA I IL (max) = 1.6mA I OH (max) = 0.4mA I IH (max) = 40uA 2.How many 74ALS20 NAND gates can be driven by the output of another 74ALS20? Given:I OH (max) = 0.4mA I OL (max) = 8mA I IH (max) = 20uA I IL (max) = 0.1mA

29 11.2Unit Loads The device input and output currents is specified in terms of UNIT LOAD (UL). 1 unit load (UL) = 40uA in the HIGH state 1.6mA in the LOW state Example:If an IC has a fan-out of 10 UL, it means I OH (max) = 10 x 40uA = 100uA I OL (max) = 10 x 1.6mA = 16mA

30 Exercise: The output of a 7404 inverter is providing the clock signal to a parallel register made up of 74107 J K FFs. What is the maximum number of FFs that this clock signal can drive? Given:7404’s fan-out = 20 UL (HIGH) and 10 UL (LOW) 74107’s clock pulse input requirements = 2 UL in both states.

31 12. MOS Digital Integrated Circuits The transistors of MOS technology are field-effect transistors called MOSFETs. The advantages of MOSFET are that it is: Relatively simple and inexpensive to fabricate (since no other components needed) Small Consuming lesser power MOS ICs can accommodate a much larger number of circuit elements on a single chip than a bipolar ICs. This higher packing density of MOS ICs result in greater system operating speed due to the reduction of external connections. However, MOS ICs are relatively slow in operating speed as compared to bipolar ICs.

32 12.1Digital MOSFET circuits Three categories of MOSFETs: 1. P-MOS:- P-channel enhancement MOSFETs 2. N-MOS:- N-channel enhancement MOSFETs 3. C-MOS:- Complementary MOS P-MOS and NMOS digital ICs have a greater packing density and more economical as compared to CMOS ICs. N-MOS is twice as fast as P-MOS. CMOS has greater complexity and lowest packing density of the MOS families. CMOS has higher speed and much lower power dissipation among the MOS families.

33 12.2Characteristics of MOS logic MOS logic families compared to bipolar logic families: a)Slower speed b)Requires much less power (large resistance) c)Better noise margin d)Greater supply voltage range e)Higher fan-out f)Simplest to fabricate (only N-MOS or P-MOS elements are used)

34 12.3CMOS series characteristics a)4000 series 2 versions, namely 4000A and 4000B with the “B” series having higher output current capabilities. b)74C series pin-for-pin and function-for-function compatible with TTL devices having the same number. c)74HC series (high speed CMOS) higher switching speed and higher output current capability. d)74HCT series voltage-compatible with TTL devices. can be driven directly by a TTL output.

35 12.4Voltage levels When CMOS outputs drive only CMOS inputs, the output voltage levels will be very close to 0V for the LOW state, and +V dd for the HIGH state. This is due to very high CMOS input resistance drawing very little current from the CMOS output that is driving it. The input voltage requirements for both logic states are expressed as a percentage of the supply voltage as such: V IL (max) = 30% of V dd V IH (min) = 70% of V dd For example, when a CMOS is operating from V dd = +5V, it will accept any input voltage less than V IL (max) = 1.5V as a LOW, and any input voltage greater than V IH (min) = 3.5V as a HIGH.

36 12.5Noise Margins CMOS noise margins are determined as follows: V NH = V OH (min) – V IH (min) = V dd – 70% V dd = 30% V dd V NL = V IL (max) – V OL (max) = 30% V dd – 0 = 30% V dd The noise margins are the same in both states and depend on V dd. For example, at Vdd = +5V, the noise margins are both 1.5V which is better than TTL. This makes CMOS attractive for applications that are exposed to a high-noise environment.

37 12.6 Power dissipation When CMOS logic circuit is in static state (not changing), its power dissipation, Pd, is extremely Low. However, the power dissipation will increase in proportion to frequency at which the circuits are switching states. Each time a CMOS output switches from ‘0’ to ‘1’, a transient charging current has to be supplied to the load capacitance which consists of the combined input capacitances of any loads being driven and the device’s own output capacitance. These narrow spikes of current are supplied by V dd, which can be of 5mA. As the switching frequency increases, there will be more of these current spikes and the average current drawn from V dd will increase. Thus, at higher frequencies, CMOS begins to lose some of its advantage over other logic families.

38 Fig 5.4 Current spikes drawn from V dd each time the output switches from ‘0’ to ‘1’ +5V ON OFF C LOAD V IN + _ IDID P N 5V 0V V OUT 5V 0V IDID V OUT

39 12.7Fan-out CMOS inputs have extremely large resistance (10M ohms) that draws essentially no current from the signal source. Each CMOS inputs has a capacitance (5pF) that limit the number of CMOS inputs that one CMOS output can drive. The CMOS output has to change and discharge the parallel combination of each input number of loads being driven. Typically, each CMOS load increases the driving circuit’s propagation delay by 3nsec. CMOS outputs are limited to a fan-out of 50 for low frequency operation. For higher frequency, the fan-out would have to be less.

40 Fig 5.5 Each CMOS input adds to the total load capacitance seen by the the driving gate’s output Gate 1 output drives a total C LOAD of N x 5pF To other loads

41 12.8Unused inputs CMOS input should never be left disconnected. All CMOS inputs have to be tied either to a fixed voltage level (0V or V dd ) or to another input. An unconnected CMOS input is susceptible to noise and static charges that could easily bias the P and N-channel MOSFETs in the conductive state, resulting increased power dissipation and possible overheating.

42 Question s: When a TTL logic output goes Low, current will flow from the supply through the load to the TTL ground. This process is known as a)fan-in. b)fan-out. c)current sinking. d)current sourcing. Applying 2.4V to a CMOS input with a 10V power supply is interpreted by the IC as a)a HIGH logic level. b)a LOW logic level. c)a prohibited logic level. d)an undefined logic level.

43 The number of gate inputs a logic gate can drive is called a)fan out. b)noise immunity. c)propagation delay. d)power dissipation. Refer to Table 1. The calculated fan-out when interfacing LS- TTL to LS-TTL is a)1. b)10. c)20. d)400. Output Drive I OH = 400uA I OH = 8mA Input Loading LS-TTL I IH = 20uA I IL = 400uA Table 1

44 The HIGH logic level of a TTL must be within a)+1V to 1.5V. b)+1.5V to 1.9V. c)+25V to 4.9V. d)above +5V. In a logic circuit, the maximum number of standard logic inputs that an output can drive reliably is called a)fan in. b)fan out. c)unit load. d)gain factor.

45 The indeterminate range of a CMOS IC with a V DD of +5V lies between a)1V and 3V. b)1.5V and 3.5V. c)2V and 4v. d)2.5V and 3.5V. Any input of a TT circuit that is left disconnected will a)behave like a logical 0. b)behave like a logical 1. c)oscillate between logic 0 and logic 1. d)be transparent to the rest of the circuit.

46


Download ppt "Objective Describe the specification of the various logic ICs with emphasis on fan-in, fan-out, input and output characteristic. Verify the common technical."

Similar presentations


Ads by Google