The World Leader in High-Performance Signal Processing Solutions Design a Clock Distribution for a WCDMA Transceiver System CSNDSP 2006 Session: B.11 Systems.

Slides:



Advertisements
Similar presentations
D. Wei, Y. Huang, B. Garlepp and J. Hein
Advertisements

Agenda Super-Cells Multi-Cells
Lecture: 04 Engineer ASAD MEHMOOD. Contents ZXC10-BTSB Solution ZXC10-BTSB AE BDS RFS PWS.
University of Malta ICECS 2010 Terence Zarb, Ivan Grech, Edward Gatt, Owen Casha, Joseph Micallef Presented by: Terence Zarb Department of Microelectronics.
01/10/2013 Ebro Observatory, October 1st, 2013 New Technology involved in SWING: Software Radio and HF Links A.L. Saverino A.Capria, F.Berizzi, M. Martorella,
Chapter 9 High Speed Clock Management. Agenda Inside the DCM Inside the DFS Jitter Inside the V5 PLL.
3. Digital Implementation of Mo/Demodulators
System R&D on Multi-Standard RF Transceiver for 3G and beyond Advanced System Technology.
Electronics’2004, Sozopol, September 23 Design of Mixed Signal Circuits and Systems for Wireless Applications V. LANTSOV, Vladimir State University
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
Analog Devices FMCOMMS1-EBZ WINLAB – Rutgers University Date : April 22, 2013 Authors : Prasanthi Maddala,
Test of LLRF at SPARC Marco Bellaveglia INFN – LNF Reporting for:
Implement a 2x2 MIMO OFDM-based channel measurement system (no data yet) at 2.4 GHz Perform baseband processing and digital up and down conversion on Nallatech.
Built-In Self-Test for Radio Frequency System-On-Chip Bruce Kim The University of Alabama.
Software Defined Radio
Polar Loop Transmitter T. Sowlati, D. Rozenblit, R. Pullela, M. Damgaard, E. McCarthy, D. Koh, D. Ripley, F. Balteanu, I. Gheorghe.
Design of a Control Workstation for Controller Algorithm Testing Aaron Mahaffey Dave Tastsides Dr. Dempsey.
STARLight PDR 3 Oct ‘01H.1 Miller STARLight Sensor Signal Processing Ryan Miller STARLight Electrical Engineer (734)
Laser to RF synchronisation A.Winter, Aachen University and DESY Miniworkshop on XFEL Short Bunch Measurement and Timing.
Clock Noise in Sampled Data Systems Sampled Data System.
Low Cost TDC Using FPGA Logic Cell Delay Jinyuan Wu, Z. Shi For CKM Collaboration Jan
BY MD YOUSUF IRFAN.  GLOBAL Positioning System (GPS) receivers for the consumer market require solutions that are compact, cheap, and low power.  This.
Wir schaffen Wissen – heute für morgen 24 August 2015PSI,24 August 2015PSI, Paul Scherrer Institut Status WP 8.2 RF Low Level Electronic Manuel Brönnimann.
IPC Digital Circuits Digital circuits are composed of electronic components that can provide state information (1 or 0), as a function of.
TOF Electronics Qi An Fast Electronics Lab, USTC Sept. 16~17, 2002.
Phase-Locked Loop Design S emiconducto r S imulation L aboratory Phase-locked loops: Building blocks in receivers and other communication electronics Main.
Student: Vikas Agarwal Guide: Prof H S Jamadagni
2.5Gbps jitter generator Part 1 final presentation.
Digital Radio Receiver Amit Mane System Engineer.
LLRF System for Pulsed Linacs (modeling, simulation, design and implementation) Hooman Hassanzadegan ESS, Beam Instrumentation Group 1.
EUDET Report - MICELEC Activities Design Tools Status.
The GNU in RADIO Shravan Rayanchu. SDR Getting the code close to the antenna –Software defines the waveform –Replace analog signal processing with Digital.
Filip Tavernier Karolina Poltorak Sandro Bonacini Paulo Moreira
Crystals Oscillators Real-Time-Clocks Filters Precision Timing Magnetics Engineered Solutions Crystals Oscillators Real-Time-Clocks Filters.
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
ECE 4710: Lecture #17 1 Transmitters  Communication Tx  generate modulated signal s(t) at the carrier frequency f c from the modulating information signal.
ITRS: RF and Analog/Mixed- Signal Technologies for Wireless Communications Nick Krajewski CMPE /16/2005.
A 1.25-Gb/s Digitally-Controlled Dual-Loop Clock and Data Recovery Circuit with Improved Effective Phase Resolution Chang-Kyung Seong 1), Seung-Woo Lee.
Sales Training 3/14/2013 Owner : SAYD Cypress Confidential IDT ICS8543 vs. Cypress CY2DL1504 Clock distribution in Router applications Clock signals delivered.
Eeng Chapter 4 Bandpass Circuits   Limiters   Mixers, Upconverters and Downconverters   Detectors, Envelope Detector, Product Detector  
Final Presentation Winter Final Presentation Winter Students Naftali Weiss Nadav Melke Instructor Mony Orbach Duration Single Semester.
Digital Phase Control System for SSRF LINAC C.X. Yin, D.K. Liu, L.Y. Yu SINAP, China
Future FONT BPM Processors C.Perry 25 June Types of Processor Two types of processor: a) present mixer type b) baseband type Both will be made because:
© 2002 ® Wireless Solution Update Asif Batada Marketing Manager, Wireless Business Unit Asif Batada Marketing Manager, Wireless Business Unit.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
Student: Vikas Agarwal Guide: Prof H S Jamadagni
Intensity measurements using TRIC Juan Carlos Allica On behalf of: M. Andersen, D. Belohrad, L. Jensen, F. Lenardon, A. Monera, L. Søby 1.
Low Power, High-Throughput AD Converters
1 The Link-On-Chip (LOC) Project at SMU 1.Overview. 2.Status 3.Current work on LOCs6. 4.Plan and summary Jingbo Ye Department of Physics SMU Dallas, Texas.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Work Package 2 Radiation-hard ASIC building blocks.
High Speed Digital Systems Lab Spring/Winter 2010 Project definition Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of an A/D.
Low Power, High-Throughput AD Converters
Clock Networks and PLLs in Altera’s Stratix III Devices VLSI Systems I Fall 2007 Hamid Abbaalizadeh.
Mackenzie Cook Mohamed Khelifi Jonathon Lee Meshegna Shumye Supervisors: John W.M. Rogers, Calvin Plett 1.
Mitglied der Helmholtz-Gemeinschaft Hardware characterization of ADC based DAQ-System for PANDA STT A. Erven, L. Jokhovets, P.Kulessa, H.Ohm,
RKE Tx and Rx PDH Promotion – Aug Copyright © Infineon Technologies All rights reserved. Confidential Page 2 Wireless Control in Automotive.
ECE 101 Exploring Electrical Engineering Chapter 7 Data Acquisition Herbert G. Mayer, PSU Status 11/30/2015 Derived with permission from PSU Prof. Phillip.
Low Power, High-Throughput AD Converters
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
Integrated Phased Array Systems in Silicon
Electronic Devices and Circuit Theory
Baseband Platforms - Architecture
B.Sc. Thesis by Çağrı Gürleyük
Internet Over TV Bandwidth
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
DAC37J82 Settings Kang Hsia.
The Hardware of Software Defined Radios
11/14/2018 Changing Paradigms - Fast-Turn RF and Mixed-Signal IP IEEE Annual EDP-2001 Workshop session on Analog/MS Design Flows James Spoto Enablix.
Microwave Synthesisers
Chapter 10 Timing Issues Rev /11/2003 Rev /28/2003
Presentation transcript:

The World Leader in High-Performance Signal Processing Solutions Design a Clock Distribution for a WCDMA Transceiver System CSNDSP 2006 Session: B.11 Systems - Simulators Presenter: Dimitrios Efstathiou July 20 th, 2006

2 In this presentation we will cover  Where we need Clock Distribution Devices?  Clock Design for a WCDMA Transceiver System  Introduction to ADIsimCLK TM  ADIsimCLK TM Results versus Lab measurements

3 Telecom Infrastructure ATM Based Network IP Core Network (IPv6, MPLS) ATM Based Network IP Core Network (IPv6, MPLS) 3G Macro 2G Macro

4 Solution to save cost, board space U3 Divide by 4 LVPECL U5 Delay 1-10ns LVPECL U1 1:4 Fanout BufferLVPECL U4 Divide by 8 LVPECL U7 LVPECL to CMOS U6 CMOS Integrated Circuit Solution in one small package FanoutDividers Delay Logic Translation U2 Divide by 2 LVPECL

5 Application – Wireless Transceiver Card Critical Clock Functions on Transceiver Card: clean-up jitter on user’s input reference up-convert user reference frequency to highest frequency needed, usually driven by DAC clock requirements generate multiple frequencies for Rx & Tx provide low jitter clocks for data converters generate mix of LVPECL, LVDS, CMOS clocks adjust phase or delay between clock channels offer isolation between clock channels ADC Transmitter/Receiver Clock Distribution IC ADC DDC or ASIC DAC DUC or FPGA DAC User’s Reference Clock Clock to A-D Converters Clock to D-A Converters Clock to Digital Chips TRX Cards

6 Transceiver clock design using ADIsimCLK™

7 A Clock Distribution Device with integrated PLL LF VCO

8 ADC Output clocked by AD9510 AD MHz DAC 1 DAC 2 AD6633 DUC LVPECL MHz I-channel Q-channel CMOS MHz AD9430 AD9445 AD6636 DDC LVPECL MHz AD MHz Auxilary temperature measurement ADC To reconstruction filters and modulator Receiver path from Mixer Carriers 1 & 2 OUT0 OUT7 OUT3 OUT4 OUT6 OUT2 CMOS MHz OUT5 FPGA DPD AD9779 Observation path down-converted from Power Amplifier Carriers 1 & 2 LVDS MHz LVPECL MHz LVDS MHz Carrier 1 I/Q Carrier 2 I/Q Rx Baseband Tx Baseband Real Imaginary OUT1 LVEPCL MHz Carrier 1 I/Q Carrier 2 I/Q

9 DAC Output clocked by AD9510

10 ADIsimCLK™ ADIsimCLK is a powerful and flexible tool. It can help a user design high performance clocking systems using low-jitter clock chips. ADIsimCLK phase noise simulations match the product information sheet typical values within ~2 dB. Timing simulations align well with product information sheet typical values.

11 Select the ADI clock chip: AD9510 specs Clock Device see product information sheet

12 Select the configuration: Use integrated PLL Default Configuration Use integrated PLL Use external filter Use clock distribution circuit only

13 VCO Selection: VCO library see product information sheet

14 PLL Loop Filter Selection: Passive and active filters Loop bandwidth and phase margin

15 Clock Distribution Configuration: Enable Outputs Eight clock outputs Configuration per output

16 Clock Distribution Configuration: Configure Output Integration Interval Divider value Output Freq.

17 Results Page: OUT2 (LVPECL)

18 Another Design Example: Clock Distribution circuit only

19 ADIsimCLK versus Lab measurements

20 In summary we discussed  A Clock Design Strategy for a WCDMA Transceiver System  ADIsimCLK TM: A Clock generation and distribution simulator  Download this free tool at Thank you!

21 PLL Frequency Set-up: PLL Frequency PFD Frequency

22 Input Clock Selection: Choose an input Reference frequency.

23 Information on the PLL: Frequency Domain

24 Phase noise and timing jitter at a divider’s input and output Root mean square (rms) value of integrated phase noise (units in radians) Transition of a divider’s output is re-sampled with a transition of its input, a jitter of value Tjitter occurring at the input will cause the same amount of jitter at the output.

25 Get the results: schematic

26 Get the results: text report

27 Get the results: timing 0.11 ns