Week 9a OUTLINE MOSFET ID vs. VGS characteristic

Slides:



Advertisements
Similar presentations
Transistors (MOSFETs)
Advertisements

Physical structure of a n-channel device:
ELECTRICAL ENGINEERING: PRINCIPLES AND APPLICATIONS, Fourth Edition, by Allan R. Hambley, ©2008 Pearson Education, Inc. Lecture 28 Field-Effect Transistors.
Transistors These are three terminal devices, where the current or voltage at one terminal, the input terminal, controls the flow of current between the.
FET ( Field Effect Transistor)
Department of EECS University of California, Berkeley EECS 105 Fall 2003, Lecture 12 Lecture 12: MOS Transistor Models Prof. Niknejad.
Lecture 15, Slide 1EECS40, Fall 2004Prof. White Lecture #15 OUTLINE The pn Junction Diode -- Uses: Rectification, parts of transistors, light-emitting.
Lecture #26 Gate delays, MOS logic
Field Effect Transistors Circuit Analysis EE314 HP PA8000 Fujitsu Fairchild Clipper C100.
Week 9b, Slide 1EECS42, Spring 2005Prof. White Week 9b OUTLINE Digital logic functions NMOS logic gates The CMOS inverter Reading Rabaey et al.: Section.
EE40 Lec 20 MOS Circuits Reading: Chap. 12 of Hambley
EE314 Intel Pentium 4 Field Effect Transistors Equivalent Circuits.
Lecture #16 OUTLINE Diode analysis and applications continued
The metal-oxide field-effect transistor (MOSFET)
11/3/2004EE 42 fall 2004 lecture 271 Lecture #27 MOS LAST TIME: NMOS Electrical Model – Describing the I-V Characteristics – Evaluating the effective resistance.
Fig. 5.1 Physical structure of the enhancement-type NMOS transistor: (a) perspective view; (b) cross section. Typically L = 1 to 10 m, W = 2 to 500.
Reading: Finish Chapter 6
Week 8b OUTLINE Using pn-diodes to isolate transistors in an IC
Chap. 5 Field-effect transistors (FET) Importance for LSI/VLSI –Low fabrication cost –Small size –Low power consumption Applications –Microprocessors –Memories.
Spring 2007EE130 Lecture 36, Slide 1 Lecture #36 ANNOUNCEMENTS Updated information for Term Project was posted on 4/14 Reminder: Coffee Hour today at ~4PM!
Spring 2007EE130 Lecture 38, Slide 1 Lecture #38 OUTLINE The MOSFET: Bulk-charge theory Body effect parameter Channel length modulation parameter PMOSFET.
Chapter Five The Field-Effect Transistor. Figure 6—2 A three-terminal nonlinear device that can be controlled by the voltage at the third terminal v.
EE105 Fall 2007Lecture 16, Slide 1Prof. Liu, UC Berkeley Lecture 16 OUTLINE MOS capacitor (cont’d) – Effect of channel-to-body bias – Small-signal capacitance.
© Digital Integrated Circuits 2nd Devices VLSI Devices  Intuitive understanding of device operation  Fundamental analytic models  Manual Models  Spice.
Electronics Principles & Applications Sixth Edition Chapter 7 More About Small-Signal Amplifiers (student version) ©2003 Glencoe/McGraw-Hill Charles A.
Chapter 16 CMOS Amplifiers
Storey: Electrical & Electronic Systems © Pearson Education Limited 2004 OHT 20.1 Field-Effect Transistors  Introduction  An Overview of Field-Effect.
FET ( Field Effect Transistor)
ANALOGUE ELECTRONICS I
Metal-Oxide- Semiconductor (MOS) Field-Effect Transistors (MOSFETs)
Dr. Nasim Zafar Electronics 1 - EEE 231 Fall Semester – 2012 COMSATS Institute of Information Technology Virtual campus Islamabad.
Recall Last Lecture Biasing of BJT Applications of BJT
Transistors (MOSFETs)
Lecture 19 OUTLINE The MOSFET: Structure and operation
Chapter 28 Basic Transistor Theory. 2 Transistor Construction Bipolar Junction Transistor (BJT) –3 layers of doped semiconductor –2 p-n junctions –Layers.
Semiconductor Devices III Physics 355. Transistors in CPUs Moore’s Law (1965): the number of components in an integrated circuit will double every year;
EE130/230A Discussion 11 Peng Zheng.
© 2012 Eric Pop, UIUCECE 340: Semiconductor Electronics ECE 340 Lecture 35 MOS Field-Effect Transistor (MOSFET) The MOSFET is an MOS capacitor with Source/Drain.
A.1 Large Signal Operation-Transfer Charact.
FET ( Field Effect Transistor)
EEE1012 Introduction to Electrical & Electronics Engineering Chapter 7: Field Effect Transistor by Muhazam Mustapha, October 2010.
Field Effect Transistor (FET)
ECE 342 Electronic Circuits 2. MOS Transistors
© 2013 The McGraw-Hill Companies, Inc. All rights reserved. McGraw-Hill 5-1 Electronics Principles & Applications Eighth Edition Chapter 5 Transistors.
ECE 340 ELECTRONICS I MOS APPLICATIONS AND BIASING.
Chapter 4 Field-Effect Transistors
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
ELECTRICA L ENGINEERING Principles and Applications SECOND EDITION ALLAN R. HAMBLEY ©2002 Prentice-Hall, Inc. Chapter 12 Field-Effect Transistors Chapter.
Electronic Circuits Laboratory EE462G Lab #5 Biasing MOSFET devices.
ECE340 ELECTRONICS I MOSFET TRANSISTORS AND AMPLIFIERS.
1 Chapter 5. Metal Oxide Silicon Field-Effect Transistors (MOSFETs)
11. 9/14 Music for your ears 9/14 Musique 101 9/14 Audio Spectrum 4.
MOSFET DC circuit analysis Common-Source Circuit
MOS Transistor Other handouts Project Description Other “assignments”
1 Tai-Cheng Lee Spring 2006 MOS Field-Effect Transistors (MOS) Tai-Cheng Lee Electrical Engineering/GIEE, NTU.
Field Effect Transistors (2)
The MOS Transistor Polysilicon Aluminum. The NMOS Transistor Cross Section n areas have been doped with donor ions (arsenic) of concentration N D - electrons.
Field Effect Transistors (1) Dr. Wojciech Jadwisienczak EE314.
Recall Lecture 17 MOSFET DC Analysis 1.Using GS (SG) Loop to calculate V GS Remember that there is NO gate current! 2.Assume in saturation Calculate I.
ECE 333 Linear Electronics
MOSFET #5 OUTLINE The MOSFET: Sub-threshold leakage current
1 MOS Field-Effect Transistors (MOSFETs). Copyright  2004 by Oxford University Press, Inc. Microelectronic Circuits - Fifth Edition Sedra/Smith2 Figure.
FET ( Field Effect Transistor) 1.Unipolar device i. e. operation depends on only one type of charge carriers (h or e) 2.Voltage controlled.
Notes on Diodes 1. Diode saturation current:  
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Lecture #17 (cont’d from #16)
Lecture #15 OUTLINE Diode analysis and applications continued
9 Transistor Fundamentals.
Lecture #16 OUTLINE MOSFET ID vs. VGS characteristic
Presentation transcript:

Week 9a OUTLINE MOSFET ID vs. VGS characteristic Circuit models for the MOSFET resistive switch model small-signal model Reading Rabaey et al.: Chapter 3.3.2 Hambley: Chapter 12 (through 12.5); Section 10.8 (Linear Small-Signal Equivalent Circuits)

ID vs. VDS Characteristics The MOSFET ID-VDS curve consists of two regions: 1) Resistive or “Triode” Region: 0 < VDS < VGS  VT 2) Saturation Region: VDS > VGS  VT process transconductance parameter “CUTOFF” region: VG < VT

Overview of NMOSFET Regions Cutoff region: Conditions: VGS < VT, any value of VDS ID = 0 Linear (or Resistive, or Triode) region: VGS > VT, (VGS – VT) > VDS ID = (f1 x f2 x f3 )VDS where f1 = mCox (depends on the fabrication process) f2 = W/L (chosen by the design engineer) f3 = f3(VGS, VT, VDS) = [VGS – VT – VDS/2] ~ (VGS – VT) if (VGS – VT) >> VDS /2 Saturation region: VDS > (VGS – VT) = VDSaturation2 = (VGS – VT)2 ID = (1/2) f1 x f2 x (VGS – VT)2

MOSFET ID vs. VGS Characteristic Typically, VDS is fixed when ID is plotted as a function of VGS Long-channel MOSFET VDS = 2.5 V > VDSAT Short-channel MOSFET VDS = 2.5 V > VDSAT

MOSFET VT Measurement VT can be determined by plotting ID vs. VGS, using a low value of VDS : ID (A) VGS (V) VT

Subthreshold Conduction (Leakage Current) The transition from the ON state to the OFF state is gradual. This can be seen more clearly when ID is plotted on a logarithmic scale: In the subthreshold (VGS < VT) region, This is essentially the channel- source pn junction current. (n, the emission factor, is between 1 and 2) (Some electrons diffuse from the source into the channel, if this pn junction is forward biased.) VDS > 0

Qualitative Explanation for Subthreshold Leakage The channel Vc (at the Si surface) is capacitively coupled to the gate voltage VG: DEVICE CIRCUIT MODEL Using the capacitive voltage divider formula: VG VG VD n+ poly-Si Cox + Vc – n+ n+ Cdep The forward bias on the channel-source pn junction increases with VG scaled by the factor Cox / (Cox+Cdep) Wdep depletion region p-type Si

Slope Factor (or Subthreshold Swing) S S is defined to be the inverse slope of the log (ID) vs. VGS characteristic in the subthreshold region: VDS > 0 Units: Volts per decade Note that S ≥ 60 mV/dec at room temperature: 1/S is the slope

VT Design Trade-Off (Important consideration for digital-circuit applications) Low VT is desirable for high ON current IDSAT  (VDD - VT) 1 <  < 2 where VDD is the power-supply voltage …but high VT is needed for low OFF current log IDS Low VT High VT IOFF,low VT IOFF,high VT VGS

The MOSFET as a Resistive Switch For digital circuit applications, the MOSFET is either OFF (VGS < VT) or ON (VGS = VDD). Thus, we only need to consider two ID vs. VDS curves: the curve for VGS < VT the curve for VGS = VDD ID VGS = VDD (closed switch) Req VDS VGS < VT (open switch)

Equivalent Resistance Req In a digital circuit, an n-channel MOSFET in the ON state is typically used to discharge a capacitor connected to its drain terminal: gate voltage VG = VDD source voltage VS = 0 V drain voltage VD initially at VDD, discharging toward 0 V The value of Req should be set to the value which gives the correct propagation delay (time required for output to fall to ½VDD): Cload

+ V dd + V dd = = Figure 0.1 CMOS circuits and their schematic symbols

Typical MOSFET Parameter Values For a given MOSFET fabrication process technology, the following parameters are known: VT (~0.5 V) Cox and k (<0.001 A/V2) VDSAT ( 1 V) l ( 0.1 V-1) Example Req values for 0.25 mm technology (W = L): How can Req be decreased?

P-Channel MOSFET Example In a digital circuit, a p-channel MOSFET in the ON state is typically used to charge a capacitor connected to its drain terminal: gate voltage VG = 0 V source voltage VS = VDD (power-supply voltage) drain voltage VD initially at 0 V, charging toward VDD VDD 0 V iD Cload

Common-Source (CS) Amplifier The input voltage vs causes vGS to vary with time, which in turn causes iD to vary. The changing voltage drop across RD causes an amplified (and inverted) version of the input signal to appear at the drain terminal. VDD RD iD vs + vOUT = vDS   + + vIN = vGS  VBIAS + –

Notation Subscript convention: Double-subscripts denote DC sources: VDS  VD – VS , VGS  VG – VS , etc. Double-subscripts denote DC sources: VDD , VCC , ISS , etc. To distinguish between DC and incremental components of an electrical quantity, the following convention is used: DC quantity: upper-case letter with upper-case subscript ID , VDS , etc. Incremental quantity: lower-case letter with lower-case subscript id , vds , etc. Total (DC + incremental) quantity: lower-case letter with upper-case subscript iD , vDS , etc.

Load-Line Analysis of CS Amplifier The operating point of the circuit can be determined by finding the intersection of the appropriate MOSFET iD vs. vDS characteristic and the load line: iD (mA) load-line equation: vGS (V) vDS (V)

Voltage Transfer Function vOUT Goal: Operate the amplifier in the high-gain region, so that small changes in vIN result in large changes in vOUT vIN (1): transistor biased in cutoff region (2): vIN > VT ; transistor biased in saturation region (3): transistor biased in saturation region (4): transistor biased in “resistive” or “triode” region

Quiescent Operating Point The operating point of the amplifier for zero input signal (vs = 0) is often referred to as the quiescent operating point. (Another word: bias.) The bias point should be chosen so that the output voltage is approximately centered between VDD and 0 V. vs varies the input voltage around the input bias point. Note: The relationship between vOUT and vIN is not linear; this can result in a distorted output voltage signal. If the input signal amplitude is very small, however, we can have amplification with negligible distortion.

Bias Circuit Example VDD RD R1 R2

Rules for Small-Signal Analysis A DC supply voltage source acts as a short circuit Even if AC current flows through the DC voltage source, the AC voltage across it is zero. A DC supply current source acts as an open circuit Even if AC voltage is applied across the current source, the AC current through it is zero.

NMOSFET Small-Signal Model + vgs  id + vds  gmvgs ro S S transconductance output conductance

Channel-Length Modulation If L is small, the effect of DL to reduce the inversion-layer “resistor” length is significant ID increases noticeably with DL (i.e. with VDS) ID ID = ID(1 + lVDS) l is the slope ID is the intercept VDS

Small-Signal Equivalent Circuit D + vin  + vgs  + vout  R1 R2 gmvgs ro RD S S voltage gain