Presentation is loading. Please wait.

Presentation is loading. Please wait.

The MOS Transistor Polysilicon Aluminum. The NMOS Transistor Cross Section n areas have been doped with donor ions (arsenic) of concentration N D - electrons.

Similar presentations


Presentation on theme: "The MOS Transistor Polysilicon Aluminum. The NMOS Transistor Cross Section n areas have been doped with donor ions (arsenic) of concentration N D - electrons."— Presentation transcript:

1 The MOS Transistor Polysilicon Aluminum

2 The NMOS Transistor Cross Section n areas have been doped with donor ions (arsenic) of concentration N D - electrons are the majority carriers p areas have been doped with acceptor ions (boron) of concentration N A - holes are the majority carriers Gate oxide n+ SourceDrain p substrate Bulk (Body) p+ stopper Field-Oxide (SiO 2 ) n+ Polysilicon Gate L W

3 Switch Model of NMOS Transistor Gate Source (of carriers) Drain (of carriers) | V GS | | V GS | < | V T | | V GS | > | V T | Open (off) (Gate = ‘0’) Closed (on) (Gate = ‘1’) R on

4 Switch Model of PMOS Transistor Gate Source (of carriers) Drain (of carriers) | V GS | | V GS | > | V DD – | V T | || V GS | < | V DD – |V T | | Open (off) (Gate = ‘1’) Closed (on) (Gate = ‘0’) R on

5 Threshold Voltage Concept S D p substrate B G V GS + - n+ depletion region n channel The value of V GS where strong inversion occurs is called the threshold voltage, V T

6 The Threshold Voltage V T = V T0 +  (  |-2  F + V SB | -  |-2  F |) where V T0 is the threshold voltage at V SB = 0 and is mostly a function of the manufacturing process l Difference in work-function between gate and substrate material, oxide thickness, Fermi voltage, charge of impurities trapped at the surface, dosage of implanted ions, etc. V SB is the source-bulk voltage  F = -  T ln(N A /n i ) is the Fermi potential (  T = kT/q = 26mV at 300K is the thermal voltage; N A is the acceptor ion concentration; n i  1.5x10 10 cm -3 at 300K is the intrinsic carrier concentration in pure silicon)  =  (2q  si N A )/C ox is the body-effect coefficient (impact of changes in V SB ) (  si =1.053x10 -10 F/m is the permittivity of silicon; C ox =  ox /t ox is the gate oxide capacitance with  ox =3.5x10 -11 F/m)

7 The Body Effect V BS (V) V T (V) l V SB is the substrate bias voltage (normally positive for n-channel devices with the body tied to ground) l A negative bias causes V T to increase from 0.45V to 0.85V

8 Transistor in Linear Mode S D B G n+ Assuming V GS > V T V GS V DS IDID x V(x) -+ The current is a linear function of both V GS and V DS

9 Voltage-Current Relation: Linear Mode For long-channel devices (L > 0.25 micron)  When V DS  V GS – V T I D = k’ n W/L [(V GS – V T )V DS – V DS 2 /2] where k’ n =  n C ox =  n  ox /t ox = is the process transconductance parameter (  n is the carrier mobility (m 2 /Vsec)) k n = k’ n W/L is the gain factor of the device For small V DS, there is a linear dependence between V DS and I D, hence the name resistive or linear region

10 Transistor in Saturation Mode S D B G V GS V DS > V GS - V T IDID V GS - V T -+ n+ Pinch-off Assuming V GS > V T V DS The current remains constant (saturates).

11 Voltage-Current Relation: Saturation Mode For long channel devices  When V DS  V GS – V T I D ’ = k’ n /2 W/L [(V GS – V T ) 2 ] since the voltage difference over the induced channel (from the pinch-off point to the source) remains fixed at V GS – V T  However, the effective length of the conductive channel is modulated by the applied V DS, so I D = I D ’ (1 + V DS ) where is the channel-length modulation (varies with the inverse of the channel length)

12 Current Determinants  For a fixed V DS and V GS (> V T ), I DS is a function of l the distance between the source and drain – L l the channel width – W l the threshold voltage – V T l the thickness of the SiO 2 – t ox l the dielectric of the gate insulator (SiO 2 ) –  ox l the carrier mobility -for nfets:  n = 500 cm 2 /V-sec -for pfets:  p = 180 cm 2 /V-sec

13 Long Channel I-V Plot (NMOS) I D (A) V DS (V) X 10 -4 V GS = 1.0V V GS = 1.5V V GS = 2.0V V GS = 2.5V LinearSaturation V DS = V GS - V T Quadratic dependence NMOS transistor, 0.25um, L d = 10um, W/L = 1.5, V DD = 2.5V, V T = 0.4V cut-off

14 Short Channel Effects  (V/  m)  n (m/s)  sat =10 5 Constant velocity Constant mobility (slope =  ) l For an NMOS device with L of.25  m, only a couple of volts difference between D and S are needed to reach velocity saturation c= c= l Behavior of short channel device mainly due to l Velocity saturation – the velocity of the carriers saturates due to scattering (collisions suffered by the carriers) 5

15 Voltage-Current Relation: Velocity Saturation For short channel devices  Linear: When V DS  V GS – V T I D =  (V DS ) k’ n W/L [(V GS – V T )V DS – V DS 2 /2] where  (V) = 1/(1 + (V/  c L)) is a measure of the degree of velocity saturation  Saturation: When V DS = V DSAT  V GS – V T I DSat =  (V DSAT ) k’ n W/L [(V GS – V T )V DSAT – V DSAT 2 /2]

16 Velocity Saturation Effects Long channel devices Short channel devices V DSAT V GS -V T l V DSAT < V GS – V T so the device enters saturation before V DS reaches V GS – V T and operates more often in saturation For short channel devices and large enough V GS – V T l I DSAT has a linear dependence wrt V GS so a reduced amount of current is delivered for a given control voltage V GS = V DD

17 Short Channel I-V Plot (NMOS) I D (A) V DS (V) X 10 -4 V GS = 1.0V V GS = 1.5V V GS = 2.0V V GS = 2.5V Linear dependence NMOS transistor, 0.25um, L d = 0.25um, W/L = 1.5, V DD = 2.5V, V T = 0.4V Early Velocity Saturation LinearSaturation

18 MOS I D -V GS Characteristics V GS (V) I D (A) long-channel quadratic short-channel linear l Linear (short-channel) versus quadratic (long- channel) dependence of I D on V GS in saturation l Velocity-saturation causes the short- channel device to saturate at substantially smaller values of V DS resulting in a substantial drop in current drive (for V DS = 2.5V, W/L = 1.5) X 10 -4

19 Short Channel I-V Plot (PMOS) I D (A) V DS (V) X 10 -4 V GS = -1.0V V GS = -1.5V V GS = -2.0V V GS = -2.5V PMOS transistor, 0.25um, L d = 0.25um, W/L = 1.5, V DD = 2.5V, V T = -0.4V l All polarities of all voltages and currents are reversed

20 The MOS Current-Source Model V T0 (V)  (V 0.5 ) V DSAT (V)k’(A/V 2 ) (V -1 ) NMOS0.430.40.63115 x 10 -6 0.06 PMOS-0.4 -30 x 10 -6 -0.1 SD G B IDID I D = 0 for V GS – V T  0 I D = k’ W/L [(V GS – V T )V min –V min 2 /2](1+ V DS ) for V GS – V T  0 with V min = min(V GS – V T, V DS, V DSAT ) and V GT = V GS - V T l Determined by the voltages at the four terminals and a set of five device parameters

21 The Transistor Modeled as a Switch V DD (V) R eq (Ohm) x10 5 S D R on V GS  V T V DD (V)11.522.5 NMOS(k  ) 35191513 PMOS (k  ) 115553831 (for V GS = V DD, V DS = V DD  V DD /2) Modeled as a switch with infinite off resistance and a finite on resistance, R on l Resistance inversely proportional to W/L (doubling W halves R on ) l For V DD >>V T +V DSAT /2, R on independent of V DD l Once V DD approaches V T, R on increases dramatically R on (for W/L = 1) For larger devices divide R eq by W/L

22 Other (Submicon) MOS Transistor Concerns  Velocity saturation  Subthreshold conduction l Transistor is already partially conducting for voltages below V T  Threshold variations l In long-channel devices, the threshold is a function of the length (for low V DS ) l In short-channel devices, there is a drain-induced threshold barrier lowering at the upper end of the V DS range (for low L)  Parasitic resistances l resistances associated with the source and drain contacts  Latch-up S G D RSRS RDRD

23 Subthreshold Conductance I D (A) V GS (V) 10 -12 10 -2 Subthreshold exponential region Quadratic region Linear region VTVT l Transition from ON to OFF is gradual (decays exponentially) l Current roll-off (slope factor) is also affected by increase in temperature S = n (kT/q) ln (10) (typical values 60 to 100 mV/decade) l Has repercussions in dynamic circuits and for power consumption I D ~ I S e (qV GS /nkT) where n  1

24 Subthreshold I D vs V GS V DS from 0 to 0.5V I D = I S e (qV GS /nkT) (1 - e –(qV DS /kT) )(1 + V DS )

25 Subthreshold I D vs V DS V GS from 0 to 0.3V I D = I S e (qV GS /nkT) (1 - e –(qV DS /kT) )(1 + V DS )

26 Threshold Variations V T L Long-channel threshold LowV DS threshold Threshold as a function of the length (for lowV DS ) Drain-induced barrier lowering (for lowL) V DS V T


Download ppt "The MOS Transistor Polysilicon Aluminum. The NMOS Transistor Cross Section n areas have been doped with donor ions (arsenic) of concentration N D - electrons."

Similar presentations


Ads by Google