TDC in ACTEL FPGA Tom Sluijk Wilco Vink Albert Zwart Fabian Jansen.

Slides:



Advertisements
Similar presentations
JLab High Resolution TDC Hall D Electronics Review (7/03) - Ed Jastrzembski.
Advertisements

On-Chip Processing for the Wave Union TDC Implemented in FPGA
Off Detector Electronics Upgrade. Outline Present schemes and features New schemes of nSYNC Technology 19/03/2014 S. Cadeddu - INFN Cagliari 2.
1 MTD Readout Electronics J. Schambach University of Texas Hefei, March 2011.
M.J. LeVine1STAR HFT meeting, Sept 27-28, 2011 STAR SSD readout upgrade M. LeVine, R. Scheetz -- BNL Ch. Renard, S. Bouvier -- Subatech J. Thomas -- LBNL.
LabView FPGA Communication Bin, Ray HEP, Syracuse Bin, Ray HEP, Syracuse.
04/02/2004 az Outer Tracker Distribution Boxes 1 EFNI H K Outer Tracker Distribution Boxes Ad Berkien Tom Sluijk Albert Zwart.
Outer Tracker Electronics ASD TDC L0 Buffer L1 Buffer biasL0 BXL1 50 fC DAQ chambercounting room ~100m Ulrich Uwer University of Heidelberg LHCC Review.
David Nelson STAVE Test Electronics July 1, ATLAS STAVE Test Electronics Preliminary V3 Presented by David Nelson.
RE-configure FPGA through JTAG ◦ Heidelberg option, needs reprogramming of Altera devices (not in this talk)  Needed for re-programming after loss of.
Laboratoire de l’Accélérateur Linéaire (IN2P3-CNRS) Orsay, France Calorimeter upgrade meeting Olivier Duarte Upgrade calo FE review Comments : Digital.
TOF Electronics Qi An Fast Electronics Lab, USTC Sept. 16~17, 2002.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
The GANDALF Multi-Channel Time-to-Digital Converter (TDC)  GANDALF module  TDC concepts  TDC implementation in the FPGA  measurements.
FPGA IRRADIATION and TESTING PLANS (Update) Ray Mountain, Marina Artuso, Bin Gui Syracuse University OUTLINE: 1.Core 2.Peripheral 3.Testing Procedures.
Calorimeter upgrade meeting - Wednesday, 11 December 2013 LHCb Calorimeter Upgrade : CROC board architecture overview ECAL-HCAL font-end crate  Short.
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
Outer Tracker meeting NIKEF 27 July Dirk Wiedner Status of the OT readout electronics in Heidelberg Dirk Wiedner, Physikalisches Institut der Universität.
Filip Tavernier Karolina Poltorak Sandro Bonacini Paulo Moreira
11/01/2006Wilco Vink / Martin van Beuzekom / L. Wiggers L0 ECS Workshop Pile-Up System.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
S.Veneziano – INFN Roma July 2003 TDAQ week CMA LVL1 Barrel status ATLAS TDAQ week July 2003.
Understanding Data Acquisition System for N- XYTER.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
April 21st 2010Jacques Lefrancois1 UPGRADE NEWS Scope of upgrade presented by Andrei in upgrade meeting April 16th Role of trigger presented by Hans in.
Status of the Beam Phase and Intensity Monitor for LHCb Richard Jacobsson Zbigniew Guzik Federico Alessio TFC Team: Motivation Aims Overview of the board.
Some features of V1495 Shiuan-Hal,Shiu Everything in this document is not final decision!
Phase-1 Design. i PHC Phase /04/2008 System Overview Clock, JTAG, sync marker and power supply connections Digital output.
LHCb-week June 2005 OT 1 Dirk Wiedner 1 MHz Readout and Zero Suppression for the Outer Tracker Dirk Wiedner, Physikalisches Institut der Universität Heidelberg.
Leo Greiner IPHC DAQ Readout for the PIXEL detector for the Heavy Flavor Tracker upgrade at STAR.
23 February 2004 Christos Zamantzas 1 LHC Beam Loss Monitor Design Considerations: Digital Parts at the Tunnel Internal Review.
Muon Electronics Upgrade Present architecture Remarks Present scenario Alternative scenario 1 The Muon Group.
Features of the new Alibava firmware: 1. Universal for laboratory use (readout of stand-alone detector via USB interface) and for the telescope readout.
Leo Greiner PIXEL Hardware meeting HFT PIXEL detector LVDS Data Path Testing.
Testing of Latch-TDC Da-Shung Su Jia-Ye Chen, Hsi-Hung Yao, Su-Yin Wang, Ting-Hua Chang, Wen-Chen Chang 2011/07/13.
Xiangming Sun1PXL Sensor and RDO review – 06/23/2010 STAR XIANGMING SUN LAWRENCE BERKELEY NATIONAL LAB Firmware and Software Architecture for PIXEL L.
FPGA firmware of DC5 FEE. Outline List of issue Data loss issue Command error issue (DCM to FEM) Command lost issue (PC with USB connection to GANDALF)
LHCb front-end electronics and its interface to the DAQ.
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
Digital CFEB (an Update) B. Bylsma, EMU at CMS Week, March 16, Ben Bylsma The Ohio State University.
TDC in ACTEL FPGA Tom Sluijk Hans Verkooijen Albert Zwart Fabian Jansen.
Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Prototype Design of the Front End Module (FEM) for the Silicon.
KLM Trigger Status Barrel KLM RPC Front-End Brandon Kunkler, Gerard Visser Belle II Trigger and Data Acquistion Workshop January 17, 2012.
TDC With Hit Rate Limiter 96 Ch TDC T1 T0 DV Counter Hit Rate Limiter (7/256CK212) DVLD CLR CK212 L/S LD TDC/HRL CC[5..2] 4hits/256CK212, 4hits/1.2  s.
FVTX Electronics (WBS 1.5.2, 1.5.3) Sergey Butsyk University of New Mexico Sergey Butsyk DOE FVTX review
A Super-TFC for a Super-LHCb (II) 1. S-TFC on xTCA – Mapping TFC on Marseille hardware 2. ECS+TFC relay in FE Interface 3. Protocol and commands for FE/BE.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
Peter LICHARD CERN (NA62)1 NA62 Straw tracker electronics Study of different readout schemes Readout electronics frontend backend Plans.
Integration and commissioning of the Pile-Up VETO.
HBD/TPC Electronics Status Works done to for a)Prototype detector readout b)Understand packing density and heat loading issues c)Address the overall system.
.1PXL READOUT STAR PXL READOUT requirement and one solution Xiangming Sun.
Ken Wyllie, CERN Tracker ASIC, 5th July Overview of LHCb Upgrade Electronics Thanks for the invitation to Krakow!
CBM-TOF-FEE Jochen Frühauf, GSI Picosecond-TDC-Meeting.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
Actel Antifuse FPGA Information – Radiation Tests Actel Antifuse FPGA – A54SX72A 72K gates 208 pqfp package 2.5v to 5.0v I/O tolerant $62 each for tested.
October 12th 2005 ICALEPCS 2005D.Charlet The SPECS field bus  Global description  Module description Master Slave Mezzanine  Implementation  Link development.
PicoTDC architecture & Readout Jorgen Christiansen, PH-ESE 1.
Off-Detector Processing for Phase II Track Trigger Ulrich Heintz (Brown University) for U.H., M. Narain (Brown U) M. Johnson, R. Lipton (Fermilab) E. Hazen,
LHCb Outer Tracker Upgrade Actel FPGA based Architecture 117 januari 2013 Outline ◦ Front end box Architecture ◦ Actel TDC ◦ Data GBT interface ◦ Data.
LHCb Outer Tracker Electronics 40MHz Upgrade
vXS fPGA-based Time to Digital Converter (vfTDC)
FPGA IRRADIATION and TESTING PLANS (Update)
ETD meeting Electronic design for the barrel : Front end chip and TDC
PID meeting SCATS Status on front end design
Christophe Beigbeder PID meeting
FIT Front End Electronics & Readout
Sheng-Li Liu, James Pinfold. University of Alberta
Front-end digital Status
The MDT TDC ASIC Development
Fiber Optic Transciever Buffer
Presentation transcript:

TDC in ACTEL FPGA Tom Sluijk Wilco Vink Albert Zwart Fabian Jansen

May 17, 2015Outer Tracker Upgrade1 OT FE Upgrate proposal (40 MHz) Replaces Gol/Aux Board Replaces OtisBoard 2 x ASDBLR LVDS Drivers FPGA TDC 16ch 2 x GBTX 10 Gb/s 2 x GBTX 10 Gb/s 2 x GBTX 10 Gb/s 2 x GBTX 10 Gb/s 8 Fibers 40 Gb/s FPGA TDC 16ch Replaces OtisBoard 2 x ASDBLR LVDS Drivers FPGA TDC 16ch Replaces OtisBoard 2 x ASDBLR LVDS Drivers FPGA TDC 16ch Replaces OtisBoard 2 x ASDBLR LVDS Drivers FPGA TDC 16ch

TDC in Actel FPGA May 17, 2015Outer Tracker Upgrade2 Design of TDC in ACTEL Proasic3E FPGA because of the radiation properties 16 Channel 4 bit TDC (bin size 1570 ps) Zero Suppress or Raw data formats Output 20 bit 160 MHz to GBT I2C interface to set Mask Register, data format and read Histogrammer

Compile Report Family : ProASIC3E Device : A3PE1500 Package : 208 PQFP CORE Used: Total: (35.89%) IO (W/ clocks) Used: 89 Total: 147 (60.54%) Differential IO Used: 26 Total: 65 (40.00%) GLOBAL (Chip+Quadrant) Used: 8 Total: 18 (44.44%) PLL Used: 1 Total: 2 (50.00%) RAM/FIFO Used: 50 Total: 60 (83.33%) Low Static ICC Used: 0 Total: 1 (0.00%) FlashROM Used: 0 Total: 1 (0.00%) User JTAG Used: 0 Total: 1 (0.00%) May 17, 2015Outer Tracker Upgrade3

May 17, 2015Outer Tracker Upgrade4 TDC (1 Channel) PLL generates 3 clock signals; 8x Bx (320 MHz), 4x Bx (160MHz), 2x Bx (80 MHz) 2 Phase Shifters, one shifts on the positive edge and the other on the negative edge of the 320 MHz clock, dividing the Bx in 16 phases The Hit signal latches the state of the Phase shifters in the Hit Register The LUT translates the 8 bit Hit Register into 4 bit time info The Hit Logic decides if a valid hit occurred

May 17, 2015Outer Tracker Upgrade5 Timing Diagram Hits in the first half period of Bx (yellow bar) are tested in the second half period Hits in the second half period are tested in the first half of Bx+1 This causes a dead time of less then a Bx, only if a valid hit was detected The Output Register is clocked in the middle of Bx+1

FIFO Writer May 17, 2015Outer Tracker Upgrade6 Adds Bx Counter to the TDC data Zero Suppresses the data Possibility to bypass the Zero Suppressor

Zero Suppress May 17, 2015Outer Tracker Upgrade7 4 Channel Zero Suppress mechanism: Two registers per pipeline stage one with only valids and the second with data to be checked. After 4 Bx periods only the TDC channels with a ‘green’ valid bit are left. For 16 channels 16 Bx periods are needed

FIFO Reader May 17, 2015Outer Tracker Upgrade8 Clocked by 2x Bx Can read two events in one Bx Truncates data when FIFO contains 448 events Latency:  In Zero_suppress mode from ca. 20 to 468 Bx  In Raw mode from 4 to 452 Bx

Data Format May 17, 2015Outer Tracker Upgrade9 Data format Header Data format TDC data zero_suppress mode Status: SEU, Zero Supp, Truncate Length: number of channels hit Data format TDC data raw mode n = number of channels hit

Histogrammer May 17, 2015Outer Tracker Upgrade10 For each Channel:  Histograms TDC data  Counts Bx without Hits Counts number of logged Bx, maximum is 2 32

Test Assembly May 17, 2015Outer Tracker Upgrade11

Results up to now May 17, 2015Outer Tracker Upgrade12 Back-annotated simulations are performed and it works fine Delay Scans performed

May 17, 2015Outer Tracker Upgrade13 Results up to now May 17, 2015Outer Tracker Upgrade13 TDC Spectra of all 16 channels Differential non-linearity from 1.19 to 1.28 bin Bin size = 1570 ps

May 17, 2015Outer Tracker Upgrade14 Results up to now May 17, 2015Outer Tracker Upgrade14 Worst case temperature drift

Conclusions and Outlook May 17, 2015Outer Tracker Upgrade15 16 channels 4-bits TDC implemented in ACTEL FPGA  control with I2C and DAQ system with GBT  zero suppression: Data volume /Bx = 40bits + |((n-1.5)/2.5)|20bits n = number of channels with a hit Performed a delay scan and read out data with DAQ system a la OT  TDC shows the expected linear response  correlations between the channels checked ok  Differential non-linearity (bin sizes) checked  Temperature stability checked Next steps  I2C interface with triple voting (SEU protection)  Interface to GBT  performance tests in combination with high-speed optical link  implementation on dedicated PCB