Timing Constraints: Are they constraining designs or designers? Subramanyam Sripada Synopsys Inc 3/13/2015.

Slides:



Advertisements
Similar presentations
TIMING CLOSURE IN SYSTEM-ON-CHIP ERA Sam Appleton, CEO CONFIDENTIAL.
Advertisements

Background: G Renee Managemen Corporation is a privately held engineering consulting firm located in Coconut Grove, Fl specializing in the design and development.
Physical Design Routing Driven Design Closure 1. Algorithms and Data Structures for Fast Routing to Handle Increasing Design Complexity Dirk Mueller (Post-doctoral.
Architecture Design Methodology. 2 The effects of architecture design on metrics:  Area (cost)  Performance  Power Target market:  A set of application.
Digital Systems Emphasis for Electrical Engineering Students Digital Systems skills are very valuable for electrical engineers Digital systems are the.
MICROELETTRONICA Design methodologies Lection 8. Design methodologies (general) Three domains –Behavior –Structural –physic Three levels inside –Architectural.
Spring 08, Jan 15 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
Spring 07, Jan 16 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
Tomorrow’s Software Today ® HCMDSS Panel Presentation: Software and Systems Engineering for Medical Devices W. Rance Cleaveland II, PhD CEO, Reactive Systems.
CSCE 613: Fundamentals of VLSI Chip Design
UCB November 8, 2001 Krishna V Palem Proceler Inc. Customization Using Variable Instruction Sets Krishna V Palem CTO Proceler Inc.
TAU Panel: Timing constraints: Are they constraining designs or designers Bruce Zahn March 2015.
ECE 699: Lecture 2 ZYNQ Design Flow.
ENEE 644 Dr. Ankur Srivastava Office: 1349 A.V. Williams URL: Computer-Aided Design of.
SYSTEM ARCHITECTURE ADVANCED SYSTEM ARCHITECTURE Graduate School of Engineering and Science, Univ. of the Ryukyus 2011/Fall-Winter Term Monday 12:50 Room#
TICKER: VRTU GROUP C VERTUSA. WHAT IS VERTUSA Vertusa is an IT company that provides many IT related solutions Business and IT consulting services Technology.
Digital Circuit Implementation. Wafers and Chips  Integrated circuit (IC) chips are manufactured on silicon wafers  Transistors are placed on the wafers.
© 2011 Xilinx, Inc. All Rights Reserved Intro to System Generator This material exempt per Department of Commerce license exception TSU.
Hierarchical Physical Design Methodology for Multi-Million Gate Chips Session 11 Wei-Jin Dai.
ASIC Design Introduction - 1 The history of Integrated Circuit (IC) The base for such a significant progress –Well understanding of semiconductor physics.
Since March, 2002, Felix Vaquez has managed the company's strategy to tightly integrate builders with their respective supply chains, to ensure robust.
UK Design Forum, 9 April 2002 Slide - 1 U.K. Design Forum Manchester, 9th April 2002 John Morris Microelectronics Support Centre Rutherford Appleton Laboratory.
ISE. Tatjana Petrovic 249/982/22 ISE software tools ISE is Xilinx software design tools that concentrate on delivering you the most productivity available.
The Automatic Generation of Merged-Mode Design Constraints
Trigger design engineering tools. Data flow analysis Data flow analysis through the entire Trigger Processor allow us to refine the optimal architecture.
Fast & Furious: Taming the Challenges of Advanced-Node Design Anirudh Devgan, Senior Vice President, Digital & Signoff Group.
Nilufa Rahim C2PRISM Fellow Sept. 12, What is Engineering? Engineering is the field of applying Science and Mathematics to develop solutions that.
ECO Methodology for Very High Frequency Microprocessor Sumit Goswami, Srivatsa Srinath, Anoop V, Ravi Sekhar Intel Technology, Bangalore, India Introduction.
Methodology for effective hierarchical verification of low power designs Ramesh Rajagopalan Cisco Systems Inc, San Jose,
Lumberton High Sci Vis I V  Careers in medical imaging range from entry-level technologists through advanced scientists holding doctorates. Medical.
Ch.9 CPLD/FPGA Design TAIST ICTES Program VLSI Design Methodology Hiroaki Kunieda Tokyo Institute of Technology.
Dr. Alireza Ghorshi Dr. Mohammad Mortazavi Dr. Mohammad Khansari Dr. Alireza Nemany Pour.
Foundation Express The HDL Value Leader. Xilinx Foundation Express The HDL Value Leader  Complete HDL Development Environment Best in Class EDA Tools.
11 Workshop on Information Technology March Shanghaï CONFIDENTIAL Architectures & Digital IC design.
Design Verification An Overview. Powerful HDL Verification Solutions for the Industry’s Highest Density Devices  What is driving the FPGA Verification.
Marketing for Technology Companies: Strategies for Differing Stages of Growth Ann Arbor IT Zone Hi-Tech Tuesday, February 19, 2002.
VLSI & ECAD LAB Introduction.
Xilinx Programmable Logic Design Solutions Version 2.1i Designing the Industry’s First 2 Million Gate FPGA Drop-In 64 Bit / 66 MHz PCI Design.
Dr Mike Chappell SYSTEMS ENGINEERING. Products and Processes Requirements Customers Government Organisations Constraints Economic Regulatory Business.
Using Cycle Efficiency as a System Designer Metric to Characterize an Embedded DSP and Compare Hard Core vs. Soft Core Advisor Dr. Vishwani D. Agrawal.
CSE 494: Electronic Design Automation Lecture 2 VLSI Design, Physical Design Automation, Design Styles.
1 Towards Optimal Custom Instruction Processors Wayne Luk Kubilay Atasu, Rob Dimond and Oskar Mencer Department of Computing Imperial College London HOT.
IEEE Central Texas Section CEDA Chapter CEDA Chapter l The petition to form the CEDA chapter was submitted on Dec, 31, 2011 and the chapter was approved.
Art Deller ROS/WMS Update October 2013 RARF Data Completion Project.
Introduction to FPGA Created & Presented By Ali Masoudi For Advanced Digital Communication Lab (ADC-Lab) At Isfahan University Of technology (IUT) Department.
ASIC, Customer-Owned Tooling, and Processor Design Nancy Nettleton Manager, VLSI ASIC Device Engineering April 2000 Design Style Myths That Lead EDA Astray.
1. CAD Challenges for Leading-Edge Multimedia Designs Ira Chayut, Verification Architect (opinions are my own and do not necessarily represent the opinion.
Business Trends and Design Methodologies for IP Reuse Allen C.-H. Wu Department of Computer Science Tsing Hua University Hsinchu, Taiwan, R.O.C {
Copyright 2009 Joanne DeGroat, ECE, OSU 1 ECE 762 Theory and Design of Digital Computers, II (A real course title: Design and Specification of Digital.
October 16, 2009System Arch 1 SYSTEM ARCHITECTURE ADVANCED SYSTEM ARCHITECTURE Graduate School of Engineering and Science, Univ. of the Ryukyus 2009/Fall-Winter.
An Overview of Hardware Design Methodology Ian Mitchelle De Vera.
- 1 - ©2009 Jasper Design Automation ©2009 Jasper Design Automation JasperGold for Targeted ROI JasperGold solutions portfolio delivers competitive.
1 Hardware Description Languages: a Comparison of AHPL and VHDL By Tamas Kasza AHPL&VHDL Digital System Design 1 (ECE 5571) Spring 2003 A presentation.
Electrical Engineering Six Primary Specialties 1. Computers / Computer Engineering 2. Electronics 3. Communications 2 nd Largest of all Engineering disciplines.
Careers in SciVis Guilford County SciVis V
Characterizing Processors for Energy and Performance Management Harshit Goyal and Vishwani D. Agrawal Department of Electrical and Computer Engineering,
Project 4 Education and career plan Joel K. Smith 1.
Mixed Signal STA Ben Farhat – Cadence Design Systems Tau conference – March/2015.
Gopakumar.G Hardware Design Group
Develop Software Earlier
VLSI Tarik Booker.
Intelligent Design of Electronic Assets (IDEA) Workshop
Moderator: Don Pearson
11/14/2018 Changing Paradigms - Fast-Turn RF and Mixed-Signal IP IEEE Annual EDP-2001 Workshop session on Analog/MS Design Flows James Spoto Enablix.
Achieving Best QoR and Fastest TAT with Synopsys Fusion Technology
332:437 Lecture 7 Verilog Hardware Description Language Basics
332:437 Lecture 7 Verilog Hardware Description Language Basics
HIGH LEVEL SYNTHESIS.
332:437 Lecture 7 Verilog Hardware Description Language Basics
Measuring the Gap between FPGAs and ASICs
Presentation transcript:

Timing Constraints: Are they constraining designs or designers? Subramanyam Sripada Synopsys Inc 3/13/2015

Constraint Analysis/Debug/Management Budgeting Issues Functional Scan Test Low_Power More Modes More Files/ More complex constraints IP Blocks Reused Cores Blocks Timing Constraints Synthesis, P&R, Signoff Difficult integration of chip-level constraints

Constraint Issues Incomplete, inconsistent or conflicting constraints Inconsistent block-level and top-level constraints Automatic generation of timing constraints vs verification of manually generated timing constraints Detection, Debugging and Fixing Dealing with MMMC constraints

Panel Details Need of clean SDC for design flows Challenges in generating clean SDC State of current EDA tools What is needed from EDA tools? Panelists – Texas Instruments – Ausdia – Intel – FishTail – Altera – Synopsys

Krishna Panda Krishna Panda is STA Technologist at Texas Instruments. He has been responsible Timing and Signal Integrity Signoff for the past three technology Node. He is a Member of Technical Staff at TI. Joined Texas Instrument in He has a Bachelor’s Degree in Electronics Engineering from Mumbai University and has 20+ years of ASIC design experience.

Sam Appleton Sam co-founded Ausdia, and drove the early product planning, product development and market analysis for Timevision. Prior to Ausdia, Sam held a variety of technical leadership roles at Azul Systems, Reshape, Cosine Communications and Silicon Graphics. At Azul Systems, Sam drove the implementation & physical methodology for three generations of custom SMP processors, from 500 to 900Mhz and 1.2B transistors. Sam received a Ph.D. in Electronic Engineering from the University of Adelaide, focused on high-performance asynchronous circuit & logic design. He has personally been involved in more than 20 tape outs from 1um to 28nm.

Bruce is part of the newly acquired Axxia network processor group at Intel in Allentown PA, working on design methodologies. His areas of focus include static timing analysis, constraint verification, timing closure and low power design techniques. He has been at Intel (previously Avago Technologies, LSI, Agere Systems, Lucent – Microelectronics, AT&T) for 20 years. Prior to that, he was a Field Application Engineer at Racal Redac in NJ, and a Design Engineer at Raytheon in Tewksbury MA. He has received a Masters of Science in Electrical Engineering from Northeastern University, and a Bachelor of Science in Electrical Engineering from the State University of New York at Stony Brook. 7 Bruce Zahn

Ajay Daga Ajay received his PhD in Computer Engineering from The University of Michigan, Ann Arbor in Ajay worked in Mentor Graphics and Synopsys before founding, funding and growing FishTail revenues.

Tom Spyrou Tom Spyrou has worked for over 25 years as an EDA Technologist and has gained extensive experience in areas including Static Timing Analysis, Logic Synthesis, Power Grid Analysis, Database Technology and Floor- planning. He has lead the development of leading edge commercial engines and products such as PrimeTime, Voltage Storm, First Encounter, and the Open Access Database. He has a BS from CMU in ECE and and MS from Santa Clara. He is currently the Architect of Altera’s new TimeQuest2 STA tool. 9

© 2015 Synopsys, Inc. All rights reserved.10 Qiuyang Wu Qiuyang Wu has been in the EDA industry for 15 years, with expertise in STA, Synthesis, P&R, also extensive experiences in parallel programing and large-scale distributed processing. As an architect for hierarchical timing and methodology in PrimeTime with Synopsys, his current focus ranges from macro modeling, hierarchical analysis, constraint management. He holds master’s degrees in physics and computer science in 2000.