STATUS OF SKIROC and ECAL FE PCB

Slides:



Advertisements
Similar presentations
Jeudi 19 février 2009 Status of SPIROC chips Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La.
Advertisements

R&D for ECAL VFE technology prototype -Gerard Bohner -Jacques Lecoq -Samuel Manen LPC Clermond-Ferrand, Fr -Christophe de La Taille -Julien Fleury -Gisèle.
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
L.Royer– Calice DESY – July 2010 Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand R&D LPC Clermont-Fd dedicated to the.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
Building blocks 0.18 µm XFAB SOI Calice Meeting - Argonne 2014 CALIIMAX-HEP 18/03/2014 Jean-Baptiste Cizel - Calice meeting Argonne 1.
08/10/2007Julie Prast, LAPP, Annecy1 The DHCAL DIF and the DIF Task Force Julie Prast, LAPP, Annecy.
EUDET FEE status C. de LA TAILLE. EUDET annual meeting 6 oct 08 cdlt : FEE statrus 2 EUDET module FEE : main issues 2 nd generation ASICs –Self triggering.
Front-End electronics for Future Linear Collider calorimeters C. de La Taille IN2P3/LAL Orsay on behalf of the CALICE and EUDET collaborations
SPIROC : second generation of Silicon PM Readout ASIC Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Jean-Jacques Jaeger, Gisèle Martin-
EUDET JRA3 ECAL in 2007 : towards “The EUDET module” C. de La Taille IN2P3/LAL Orsay.
Vendredi 18 décembre 2015 Status report on SPIROC chips Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin- Chassard, Christophe.
SPIROC update Felix Sefkow Most slides from Ludovic Raux HCAL main meeting April 18, 2007.
ILD/ECAL MEETING 2014, 東京大学, JAPAN
Second generation Front-End ASICs for CALICE LCWS07 Hamburg C. de La Taille IN2P3/LAL Orsay On behalf of the CALICE collaboration HaRDROCSKIROCSPIROC.
Organization for Micro-Electronics desiGn and Applications Ludovic Raux OMEGA microelectronics group Ecole Polytechnique & CNRS IN2P3
Front-End electronics for Future Linear Collider calorimeters C. de La Taille IN2P3/LAL Orsay On behalf of the CALICE collaboration
CSNSM SPIROC : Silicon PM Readout ASIC Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La Taille, Ludovic Raux.
DHCAL Jan Blaha R&D is in framework of the CALICE collaboration CLIC08 Workshop CERN, 14 – 17 October 2008.
14 jan 2010 CALICE/EUDET FEE status C. de LA TAILLE.
HARDROC: Readout Chip for CALICE/EUDET Digital Hadronic calorimeter Nathalie Seguin-Moreau.
HaRDROC performance IN2P3/LAL+IPNL+LLR R. GAGLIONE, I. LAKTINEH, H. MATHEZ IN2P3/IPNL LYON M. BOUCHEL, J. FLEURY, C. de LA TAILLE, G. MARTIN-CHASSARD,
SKIROC2 Silicon Kalorimeter Integrated Read-Out Chip Stéphane CALLIER, Christophe DE LA TAILLE, Frédéric DULUCQ, Gisèle MARTIN-CHASSARD, Nathalie SEGUIN-MOREAU.
SPIROC : Silicon PM Readout ASIC Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La Taille, Ludovic Raux IN2P3/OMEGA-LAL.
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
1 Second generation Front-end chip for H-Cal SiPM readout : SPIROC Réunion EUDET France – LAL – jeudi 5 avril 2007 M. Bouchel, F. Dulucq, J. Fleury, C.
June 13rd, 2008 HARDROC2. June 13rd, 2008 European DHCAL meeting, NSM 2 HaRDROC1 architecture Variable gain (6bits) current preamps (50ohm input) One.
Front-end Electronic for the CALICE ECAL Physic Prototype Christophe de La Taille Julien Fleury Gisèle Martin-Chassard Front-end Electronic for the CALICE.
CALICE/EUDET FEE status C. de LA TAILLE. 31 aug 2009 EUDET SC meeting Status of JRA3 Front End Electronics 2 ILC front-end ASICs : the ROC chips SPIROC.
Electronics for Si-W calorimeter LCWS06 Bangalore – March, 10 th Gérard Bohner, Pascal Gay, Jacques Lecoq Samuel Manen, Laurent Royer Michel Bouchel, Bernard.
VFE & PCB Status & schedule of production Presented by Julien Fleury Christophe de La Taille, Julien Fleury, Gisèle Martin-Chassard.
11 may 2010 Performance of 2 nd generation ASICs for CALICE/EUDET C. de LA TAILLE OMEGA-LAL Orsay.
CALICE/EUDET FEE status C. de LA TAILLE. 16 jun 2009 TB meeting FNAL ASICs for CALICE/EUDET 2 First generation ASICs Readout of physics prototypes (ECAL,
SKIROC status Calice meeting – Kobe – 10/05/2007.
Marc Anduze first drawings of Ecal eudet module COPIED FROM : Marc Anduze PICTURES FROM : CALICE/EUDET electronic meeting – CERN – 12 July 07.
SOCLE Meeting Dec Roman Pöschl LAL Orsay On behalf of the groups performing Electronics R&D - Introduction - SKIROC2 – Handling the large Dynamic.
Understanding of SKIROC performance T. Frisson (LAL) On behalf of the SiW ECAL team Special thanks to the electronic and DAQ experts: Stéphane Callier,
CALICE ECAL meeting VFE ASIC Next & next to next version 17 Janvier 2006, LAL Orsay.
STATUS OF SPIROC measurement
3-bit threshold adjustment
ECAL front-end electronic status
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
SPIROC Status : Last release, “SPIROC 2c”
ECAL EUDET MODULE Summary talk
DHCAL TECH PROTO READOUT PROPOSAL
SKIROC2 Silicon Kalorimeter Integrated Read-Out Chip
FKPPL Front-End Electronics for CALICE/EUDET calorimeters C
Second generation Front-end chip for H-Cal SiPM readout : SPIROC
Electronics for Si-W calorimeter
CALICE COLLABORATION LPC Clermont LAL Orsay Samuel MANEN Julien FLEURY
Front-End electronics for CALICE Calorimeter review Hamburg
Electronics for the E-CAL physics prototype
Christophe de La Taille, Julien Fleury, Gisèle Martin-Chassard
Status of n-XYTER read-out chain at GSI
Christophe de La Taille, Julien Fleury, Gisèle Martin-Chassard
Felix Sefkow CALICE/EUDET electronics meeting CERN, July 12, 2007
02 / 02 / HGCAL - Calice Workshop
prototype PCB for on detector chip integration
SPIROC Status : Last developments for SPIROC
ECAL Electronics Status
SKIROC status Calice meeting – Kobe – 10/05/2007.
Status of SPIROC: Next generation of SPIROC
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
PRODUCTION RUN: ROC chips STATUS
HARDROC STATUS 17 mar 2008.
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
Stéphane Callier, Dominique Cuisy, Julien Fleury
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
AIDA KICK OFF MEETING WP9
Presentation transcript:

STATUS OF SKIROC and ECAL FE PCB 24 November, 2018

Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua Plan ECAL : Skiroc presentation A brief reminder Measurement has started Working features A MIP in Skiroc PCB R&D What we have in hand The ASU PCB Schedule & conclusion 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua SKIROC STATUS 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Reminder : Block scheme of SKIROC Analog channel Analog mem. 36-channel Wilkinson ADC Event builder Main Memory SRAM Ch. 0 Analog channel Analog mem. Ch. 1 ECAL SLAB Analog channel Analog mem. Ch. 35 24 bit counter Time digital mem. Bunch crossing Com module Trigger control Memory pointer 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Reminder : One channel 20M 1M 200ns G=10 G=1 Analog Memory Depth = 5 12 bits ADC Gain selection 0=>6pF 3-bit threshold adjustment 10-bit DAC Common to the 36Channels T 100ns DAC output Q HOLD Preamp Ampli Slow Shaper Fast Shaper Trigger Charge measurement 3pF Calibration input input 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

SKIROC : tested features Preamplifier Preamp disable (DC coupled channel OFF – leakage to supply) Preamp low Rf (DC coupled degrated mode) Auto-trigger Self trigger on a MIP observed in measurement Power pulsing Programmable stage by stage Calibration injection capacitance Embedded bandgap for references Embedded DAC for trig threshold Serial analogue output Probe bus for debug 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua First measurement Before any quantitative measurement, some qualitative results to get courage ! 1 MIP in SKIROC Charge measurement Self trigger 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua Pedestal dispersion The pedestal measurement is coherent with what we expect : No pedestal pattern (random values according to statistical dispersion) Statistical dispersion equivalent to what we get with that technology Standard deviation : σGain 1= 1.8mV σGain 10= 1.95mV 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

SKIROC : test to be performed Dynamic range Noise Trigger efficiency Linearity Stability Crosstalk DAC resolution ADC resolution Power pulsing & consumption DC coupling capability (leakage current swallowing) SInce we have debugged the chip control, these tests will be performed ASAP 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua ECAL PCB STATUS 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

What we have in hand : stitch-test Stitchable PCB : - Designed only for mechanical and feasibility study 1*1 cm² pads 6*6 cm² wafers Still a lot of work on « stitching techniques » 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

What we have in hand : FEV4 Physics prototype PCB - Designed to validate the chip embedding 1*1 cm² pads 6*6 cm² wafers Only one wafer active (36 ch.) Under test (ie still not working) No probe and no pintest ! 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

FLC_FEV5 presentation SPIROC HARDROC 18cm PCB WAFER 18cm 1296 channels. Half SPIROC (18 chips) / half HARDROC (12 chips) 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

High voltage distribution AC coupling : Amp 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 -200V 1 Wafer 1 Channel DC coupling : Amp 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 200V 200V 1 Wafer 1 Channel 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Solution for HV decoupling N high-voltage lines, suppliing 1/N of the total number of wafer + decoupling Ground return through PCB Decoupling with parasitic capacitance of other channels Amp FEE : DC coupled Nb of channel/HV line > 1000  Crosstalk < 1/1000 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua PCB design schedule Schedule ASICs production to be started in summer 2008 ASICs have to be tested on PCB to validate daisy-chain « communication module » is the same for the three chips : SKIROC (ECAL) HARDROC (DHCAL) SPIROC (AHCAL) Roughly : PCB R&D finishes when ASIC production starts Ready to assemble Module assembled Chip production 2007 2008 2009 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua

Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua Conclusion Less than one year to finish the EUDET module design All interface have to be defined very soon WAFER Mechanic DIF ASIC FE-PCB 24 November, 2018 Julien Fleury - SKIROC ASIC and PCB status - Calice Meeting, Pragua