J.L. Sirvent1,2, B. Dehning1, J.Emery1, A. Diéguez2

Slides:



Advertisements
Similar presentations
Beam Secondary Shower Acquisition System: Analogue FE installation schedule and Digital FE Status BE-BI-BL Jose Luis Sirvent Blasco
Advertisements

Beam Secondary Shower Acquisition System: ICECAL_V3 Board and QIE10 Mezzanine Test preparations BE-BI-BL Jose Luis Sirvent Blasco 2.
Status of the Optical Multiplexer Board 9U Prototype This poster presents the architecture and the status of the Optical Multiplexer Board (OMB) 9U for.
Beam Secondary Shower Acquisition System: The TWEPP14 experience BE-BI-BL Jose Luis Sirvent Blasco 2 Jose Luis Sirvent Blasco PhD.
1 SciFi electronics meeting – CERN– June 20 th 2011 Some ideas about a FE for a SciFi tracker based on SiPM A. Comerma, D. Gascón Universitat de Barcelona.
SPS Beam Position Monitors: MOPOS Front-End Electronics Jose Luis Gonzalez BE/BI 22/11/2013.
BepiColombo/MMO/PWI/SORBET PWI meeting - Kanazawa 24/03/2006M.Dekkali MMO PWI Meeting Kanazawa University 24 th March 2006.
Beam Secondary Shower Acquisition System: Cable Conclusions & Possibilities Student Meeting Jose Luis Sirvent PhD. Student 27/05/2013.
Filip Tavernier Karolina Poltorak Sandro Bonacini Paulo Moreira
Beam Secondary Shower Acquisition System: QIE10 Front-End, Remote Initialization BE-BI-BL Jose Luis Sirvent Blasco 2 Jose Luis Sirvent.
Status of the Beam Phase and Intensity Monitor for LHCb Richard Jacobsson Zbigniew Guzik Federico Alessio TFC Team: Motivation Aims Overview of the board.
QIE10 Issues Tom Zimmerman Fermilab Oct. 28,
Evaluation of the Optical Link Card for the Phase II Upgrade of TileCal Detector F. Carrió 1, V. Castillo 2, A. Ferrer 2, V. González 1, E. Higón 2, C.
September 8-14, th Workshop on Electronics for LHC1 Channel Control ASIC for the CMS Hadron Calorimeter Front End Readout Module Ray Yarema, Alan.
BI day 2011 T Bogey CERN BE/BI. Overview to the TTpos system Proposed technical solution Performance of the system Lab test Beam test Planning for 2012.
Beam Secondary Shower Acquisition System: Igloo2 SERDES Manual Initialization Student Meeting Jose Luis Sirvent PhD. Student 31/03/2014.
Beam Secondary Shower Acquisition System: ICECAL Board design, Preliminary Pictures Student Meeting Jose Luis Sirvent PhD. Student 07/07/
1 VeLo L1 Read Out Guido Haefeli VeLo Comprehensive Review 27/28 January 2003.
The AFTER electronics from a user’s point of view D. Attié, P. Colas Mamma meeting,CERN Feb T2K electronics.
Characterization of Semiconductor Lasers for Radiation Hard High Speed Transceivers Sérgio Silva, Luís Amaral, Stephane Detraz, Paulo Moreira, Spyridon.
Acquisition Crate Design BI Technical Board 26 August 2011 Beam Loss Monitoring Section William Vigano’ 26 August
65 nm CMOS analog front-end for pixel detectors at the HL-LHC
The GBT, a Proposed Architecture for Multi-Gb/s Data Transmission in High Energy Physics P. Moreira CERN – Geneva, Switzerland Topic Workshop on Electronics.
Barcelona 1 Development of new technologies for accelerators and detectors for the Future Colliders in Particle Physics URL.
LHCb Calorimeter Upgrade Meeting – 10th September 2012 – CERN LHCb Calorimeter Upgrade Electronics: ASIC solution status E. Picatoste, D. Gascon Universitat.
CHEF 2013 – 22-25th April 2013 – Paris LHCb Calorimeter Upgrade Electronics E. Picatoste (Universitat de Barcelona) On behalf of the LHCb group.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
LHCb Calorimeter Meeting – 2 nd December 2015 Calorimeter upgrade update Universitat de Barcelona, Institut de Ciències del Cosmos ICC-UB Laboratoirede.
CMS Upgrade Workshop – Nov 20, H C A L Upgrade Workshop CMS HCAL Working Group FE Electronics: New GOL Nov 20, 2007 HCAL personnel interested in.
BPM stripline acquisition in CLEX Sébastien Vilalte.
Beam Secondary Shower Acquisition System: 2014_11_24_GBT_On_Igloo2 Release BE-BI-BL Jose Luis Sirvent Blasco 2 Jose Luis Sirvent Blasco.
Beam Secondary Shower Acquisition System: Igloo2_UMd_Mezzanine and QIE10 preliminary testing PART II BE-BI-BL Jose Luis Sirvent Blasco
Standard electronics for CLIC module. Sébastien Vilalte CTC
Beam Secondary Shower Acquisition System: RF Front-End Design (3) Student Meeting Jose Luis Sirvent PhD. Student 2/09/2013.
Beam Secondary Shower Acquisition System: Igloo2 GBT Starting with LATOP version Student Meeting Jose Luis Sirvent PhD. Student 16/06/
BLM System R2E and Availability Workshop, B.Dehning 1 Bernd Dehning CERN BE-BI
August 24, 2011IDAP Kick-off meeting - TileCal ATLAS TileCal Upgrade LHC and ATLAS current status LHC designed for cm -2 s 7+7 TeV Limited to.
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
Beam Secondary Shower Acquisition System: RF design techniques for 40MHz ADC Student Meeting Jose Luis Sirvent PhD. Student 30/09/2013.
Requirements from BI and new instruments after LS1 LHC Optics Measurement and Correction Review; B.Dehning 1 Bernd Dehning CERN BE/BI
Beam Secondary Shower Acquisition System: ICECAL_V3 Mezzanine Board, initial developments BE-BI-BL Jose Luis Sirvent Blasco 2 Jose.
Organization for Micro-Electronics desiGn and Applications HGCAL Front-End Electronics Christophe de LA TAILLE, Marcello MANNELLI sept 2015.
LHCb Outer Tracker Electronics 40MHz Upgrade
DAQ ACQUISITION FOR THE dE/dX DETECTOR
Beam Secondary Shower Acquisition System: TWEPP2013 Interesting news
Use of FPGA for dataflow Filippo Costa ALICE O2 CERN
Beam Secondary Shower Acquisition System: Front-End RF Design
Beam Wire Scanner (BWS) serial link requirements and architecture
Student Meeting Jose Luis Sirvent PhD. Student 12/08/2013
2007 IEEE Nuclear Science Symposium (NSS)
Charge sensitive amplifier
PANDA collaboration meeting FEE session
Student Meeting Jose Luis Sirvent PhD. Student 26/05/2014
Student Meeting Jose Luis Sirvent PhD. Student 27/01/2014
Resolution Studies of the CMS ECAL in the 2003 Test Beam
BI seminar agenda “Project context and Introduction to the collaboration with the HES-SO”, 10 min, Jonathan Emery, CERN “A Generic and Modular Protocol.
Ewald Effinger, Bernd Dehning
DCH FEE 28 chs DCH prototype FEE &
LIU Beam Wire Scanners: Status and plans for new SPS and PSB BWS
Status of the Beam Phase and Intensity Monitor for LHCb
PADME L0 Trigger Processor
Student Meeting Jose Luis Sirvent PhD. Student 17/02/2014
HE Calorimeter Upgrade Studies
LHC BLM system: system overview
LHCb calorimeter main features
The digital read-out for the CSC system of the TOTEM experiment at LHC
The digital read-out for the CSC system of the TOTEM experiment at LHC
PID meeting Mechanical implementation Electronics architecture
The LHCb Front-end Electronics System Status and Future Development
LIU BWS Firmware status
Presentation transcript:

Secondary Particle Acquisition System for the CERN Beam Wire Scanners Upgrade J.L. Sirvent1,2, B. Dehning1, J.Emery1, A. Diéguez2 1. The European Organization for Nuclear Research (CERN). Geneve, Switzerland 2. Universitat de Barcelona (UB). Barcelona, Spain. Abstract: A secondary particle shower acquisition system is under design for the new CERN wire scanner-based beam profile monitors. In these systems a thin wire passes through a circulating beam and the resulting secondary particles are detected to reconstruct the beam profile. It is proposed that the new acquisition system be based on a polycrystalline diamond detector (pCVD). The accompanying electronics should exploit the high dynamic of such detector, with digitization near the detector and optical transmission to the signal processing electronics on the surface. In addition the signal chain must be capable of 40 MHz bunch by bunch measurements. Motivation: Proposed System Architecture Overview: The Analog Front-End will be placed near the detector to avoid long coaxial cables and maintain the pCVD signal dynamics and quality. Once digitalized by one of the two possible Front-End architectures, the digital data will be sent through a GBT optical link @ 4.8Gbps, this link provides data transmission, control and synchronization. The Back-End solution envisaged is based on the new VFC board developed by the CERN’s BE-BI group. Beam Wire Scanners Upgrade New detector used (pCVD) High dynamic range needed Low noise measurements One single system for LHC, SPS, PS & PSB Avoid the need of tuneable parameters SYSTEM REQUIREMENTS Dynamic Range 1.6fC – 1.6nC (1e6) Integration Window 25ns (40Mhz) Synchronization LHC & SPS: Bunch by Bunch PS & PSB: Turn by turn Link Distance up to 250m Ionizing Radiation 100Gy/year Optical link with GBT Protocol @ 4.8Gbps on Igloo2 : pCVD Readout ASICs: QIE10 SCHEME Two alternative solutions are studied for the optical link: The use of the Rad-Hard GBTx ASIC developed at CERN, and the GBT-on-Igloo2 project (an implementation of the GBT protocol on a Flash-Based Igloo2 FPGA from Microsemi). We developed this second option due GBTx unavailability at the moment and for the promising results on igloo2 irradiation tests. The Versatile Link Transceiver (VTRx) module will be used for the optical interface. The GBT protocol was selected for the communication between Front-End & Back-End. GBT frames consists on 120bits each 25ns from which 80 bits are payload and 32 bit forward error correction. For the Igloo2 implementation, GBT-FPGA code was modified and made available for other users. QIE10 & ICECAL ASICs compatible with our application. Dynamic range coverage by splitting the pCVD signal Two Front-End possibilities/prototypes to evaluate. Each Front-End will acquire two pCVD channels. Both ASICs are Rad-Hard developments for high energy physics. ASICs SPECIFICATIONS QIE10 ICECAL Dynamic Range 3.2fC – 340pC (1e5) 4fC – 16pC (4e3) Integration Window 25ns (40Mhz) 25ns (40Mhz) Channels per ASIC 1 4 Input Impedance 50 Ω Dead‐timeless Yes Number of Bits 8 12 (ADC dependent) Quantification Error ~ 1% << 1% (ADC Dependent) Linearity Error ~ 1% (Logaritmic) < 1% TDC Capability No Radiation Resistance (TID) ~ 0.5KGy * * ASIC Technology AMS SiGe BiCMOS 0.35μm Designer Entity Fermilab for CMS/ATLAS U.Barcelona for LHCb *This topic was under study when this poster was published LHC & SPS bunch-crossing clock recovery in front-end: The Front-End acquisition system must be synchronous with the beam to provide bunch by bunch capability, therefore it’s very important to synchronize Front-End & Back-End systems with deterministic latency. The optical link is synchronous respect to the LHC or SPS 40MHz bunch crossing clock. For synchronization, clock-recovery and alignment techniques are used to maintain a low latency variation and recovered clock phase. The performance tests shown the following results: A. Baumbaugh et al. 2013 ICECAL SCHEME Link Latency Uncertainty: ± 0.7 ns Recovered Clock Phase Uncertainty: ± 2.8 % Picture kindly provided by E.Picatoste Front-End Prototypes: Link stability during accelerators ramp: igloo2 UMd mezzanine: CMS development for the HF calorimeters upgrade. Designed as mezzanine for ngCCM prototype. This board contains the VTRx and will be programmed to emulate the GBTx ASIC. QIE10 Mezzanine: Will contain 2xQIE10P5+1xDELAY25 for clock tuning. Developed to be connected with igloo2 UMd mezzanine as a sandwich through it’s high speed Samtec connector. ICECAL Mezzanine: Aims to evaluate the performance of ICECALV2.0 (a pre-production version), where some conditioning is needed. The board contains two channels with a RH ADC. Samtec connector to be added. The system must maintain it’s stability during the accelerator’s ramp for acquisitions. During this period, the frequency and phase of the bunch-crossing clock will vary slightly and the link synchronization must be kept. In this architecture the front-end will run with a local oscillator (120Mhz) for it’s SERDES, while the back-end with 3x LHC or SPS clock. A preliminary test was performed to study the link stability versus the reference clocks difference to assure the operation during the ramp. * Preliminary version of the ICECAL Mezzanine based on ICECAL V2.0 test board developed by E.Picatoste. * Board under development by Tullio Grassi & Tom O’Baron References: Conclusions: B. Dehning, J. Emery et al. “A fast and accurate wire scanner instrument for the CERN accelerators to cope with high environmental constraints and increasing availability demand”. Accepted to 2014 IEEE Multi-Conference on Systems and Control. E.Picatoste, D.Gascon et al. “Low noise front end ICECAL ASIC for the upgrade of the LHCb calorimeter”. TWEPP11. Viena, Austria. September 2011. A. Baumbaugh et al. “QIE10: a new front-end custom integrated circuit for high-rate experiments”. TWEPP13. Perugia, Italy. September 2013. J.Mans et al. “CMS Technical Design Report for the Phase 1 Upgrade of the Hadron Calorimeter”. CERN-LHCC-2012-015. CMS-TDR-010. September 2012. M.Barros, S.Baron et al. “The GBT-FPGA Core: Features and Challenges”. ACES2014. CERN, Switzerland. March 2014. J.L. Sirvent. “Position Sensors and Secondary particle shower acquisition for the new CERN BWS”. 9th DITANET Topical Workshop on Non-Invasive Beam Size Measurements for High Brightness Proton and Heavy Ion Accelerators, 15-18 April 2013. CERN, Geneve (Switzerland) A new architecture for the secondary particles acquisition system for the beam wire scanners upgrade has been presented, this is based on Front-End/Back-end approach with optical communication for data transmission and synchronization. The optical link based on the Igloo2 FPGA has been developed and characterized. The possible readout electronics will be evaluated soon and the proof-of-concept evaluation of the system is about to start once the prototype boards be ready. Contact: jsirvent@cern.ch Topical Workshop on Electronics for Particle Physics 2014. 22-26 September 2014. Aix-en-Provence, France.