The trigger-less TBit/s readout for the Mu3e experiment Dirk Wiedner On behalf of the Mu3e collaboration 24 Sep 20131Dirk Wiedner TWEPP2013.

Slides:



Advertisements
Similar presentations
Track Trigger Designs for Phase II Ulrich Heintz (Brown University) for U.H., M. Narain (Brown U) M. Johnson, R. Lipton (Fermilab) E. Hazen, S.X. Wu, (Boston.
Advertisements

A. Kluge January 25, Aug 27, 2012 Outline NA62 NA62 Specifications Specifications Architecture Architecture A. Kluge2.
ATLAS SCT Endcap Detector Modules Lutz Feld University of Freiburg for the ATLAS SCT Collaboration Vertex m.
The Ultra Lightweight Support Structure and Gaseous Helium Cooling for the Mu3e Silicon Pixel Tracker Dirk Wiedner on behalf of Mu3e February
The Angra Neutrino Detector Detector, VETO and electronics conceptual design Laudo Barbosa (May 18th, 2006) Centro Brasileiro de Pesquisas Físicas (CBPF)
PHENIX Vertex Tracker Atsushi Taketani for PHENIX collaboration RIKEN Nishina Center RIKEN Brookhaven Research Center 1.Over view of Vertex detector 2.Physics.
The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Belle SVD Trigger Tom Ziegler on behalf of the Belle SVD.
BTeV Trigger Architecture Vertex 2002, Nov. 4-8 Michael Wang, Fermilab (for the BTeV collaboration)
STS Simulations Anna Kotynia 15 th CBM Collaboration Meeting April , 2010, GSI 1.
The SLHC and the Challenges of the CMS Upgrade William Ferguson First year seminar March 2 nd
David L. Winter for the PHENIX Collaboration PHENIX Silicon Detector Upgrades RHIC & AGS Annual Users' Meeting Workshop 3 RHIC Future: New Physics Through.
-1- Current Telescope Strengths High resolution (~2.5um) Adaptability Ease of use – Currently borrowed by SPS collimator group Weaknesses Small number.
Development of Readout ASIC for FPCCD Vertex Detector 01 October 2009 Kennosuke.Itagaki Tohoku University.
Proposal by the Numbers 3 Trigger layers (plus 2 “short” layers) provide full coverage to eta=??? in 15 degree sectors Hits collected in real time, sent.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
MEG positron spectrometer Oleg Kiselev, PSI on behalf of MEG collaboration.
1 Digital Active Pixel Array (DAPA) for Vertex and Tracking Silicon Systems PROJECT G.Bashindzhagyan 1, N.Korotkova 1, R.Roeder 2, Chr.Schmidt 3, N.Sinev.
Pixel hybrid status & issues Outline Pixel hybrid overview ALICE1 readout chip Readout options at PHENIX Other issues Plans and activities K. Tanida (RIKEN)
David Emschermann CBM Collaboration Meeting - GSI – 12/04/2010 TRD geometry in CBMroot and conclusions for detector module design David Emschermann Institut.
LHCb-week June 2005 OT 1 Dirk Wiedner 1 MHz Readout and Zero Suppression for the Outer Tracker Dirk Wiedner, Physikalisches Institut der Universität Heidelberg.
Leo Greiner IPHC DAQ Readout for the PIXEL detector for the Heavy Flavor Tracker upgrade at STAR.
ATLAS Forward Detector Trigger ATLAS is presently planning to install forward detectors (Roman Pot system) in the LHC tunnel with prime goal to measure.
A PCI Card for Readout in High Energy Physics Experiments Michele Floris 1,2, Gianluca Usai 1,2, Davide Marras 2, André David IEEE Nuclear Science.
Beam Tests of 3D Vertically Interconnected Prototypes Matthew Jones (Purdue University) Grzegorz Deptuch, Scott Holm, Ryan Rivera, Lorenzo Uplegger (FNAL)
CMS101 Introduction to the CMS Trigger Darin Acosta University of Florida.
CLICdp achievements in 2014 and goals for 2015 Lucie Linssen, CERN on behalf of the CLICdp collaboration CLIC workshop, January 30 th
LHCb front-end electronics and its interface to the DAQ.
First Results from the NA62 Straw Spectrometer E uropean P hysical S ociety 2015, Wien Vito Palladino - CERN On Behalf of NA62 Collaboration.
Guido Haefeli CHIPP Workshop on Detector R&D Geneva, June 2008 R&D at LPHE/EPFL: SiPM and DAQ electronics.
BTeV Hybrid Pixels David Christian Fermilab July 10, 2006.
The development of the readout ASIC for the pair-monitor with SOI technology ~irradiation test~ Yutaro Sato Tohoku Univ. 29 th Mar  Introduction.
DØ Beauty Physics in Run II Rick Jesik Imperial College BEACH 2002 V International Conference on Hyperons, Charm and Beauty Hadrons Vancouver, BC, June.
CLAS12 Central Detector Meeting, Saclay, 3 Dec MVT Read-Out Architecture & MVT / SVT Integration Issues Irakli MANDJAVIDZE.
3 May 2003, LHC2003 Symposium, FermiLab Tracking Performance in LHCb, Jeroen van Tilburg 1 Tracking performance in LHCb Tracking Performance Jeroen van.
Technical Design for the Mu3e Detector Dirk Wiedner on behalf of Mu3e February Dirk Wiedner PSI 2/15.
Update on works with SiPMs at Pisa Matteo Morrocchi.
Technological advances for the LHCb upgrade Marina Artuso Syracuse University.
News on Mechanical Design Dirk Wiedner July /4/20121Dirk Wiedner Mu3e meeting Zurich.
FPGA based signal processing for the LHCb Vertex detector and Silicon Tracker Guido Haefeli EPFL, Lausanne Vertex 2005 November 7-11, 2005 Chuzenji Lake,
A Novel Experiment Searching for the Lepton Flavor Violating Decay μ→eee Dirk Wiedner, Heidelberg On Behalf of the Mu3e Proto-Collaboration July 24 th.
FCAL Krakow meeting, 6. May LumiCal concept including the tracker R. Ingbir, P.Růžička, V. Vrba.
Mu3e Data Acquisition Ideas Dirk Wiedner July /5/20121Dirk Wiedner Mu3e meeting Zurich.
The trigger-less readout for the Mu3e experiment Dirk Wiedner On behalf of the Mu3e collaboration 31 March 20161Dirk Wiedner.
Pixel Sensors for the Mu3e Detector Dirk Wiedner on behalf of Mu3e February Dirk Wiedner PSI 2/15.
The LHCb Calorimeter Triggers LAL Orsay and INFN Bologna.
EPS HEP 2007 Manchester -- Thilo Pauly July The ATLAS Level-1 Trigger Overview and Status Report including Cosmic-Ray Commissioning Thilo.
LHCb Outer Tracker Electronics 40MHz Upgrade
The New CHOD detector for the NA62 experiment at CERN S
Technical Design for the Mu3e Detector
Evidence for Strongly Interacting Opaque Plasma
2018/6/15 The Fast Tracker Real Time Processor and Its Impact on the Muon Isolation, Tau & b-Jet Online Selections at ATLAS Francesco Crescioli1 1University.
TELL1 A common data acquisition board for LHCb
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
Strawman module design
HV-MAPS Designs and Results I
eXtremely Fast Tracker; An Overview
Vertex 2005 November 7-11, 2005 Chuzenji Lake, Nikko, Japan
VELO readout On detector electronics Off detector electronics to DAQ
Example of DAQ Trigger issues for the SoLID experiment
UNIZH and EPFL at LHCb.
SVT detector electronics
HVCMOS Detectors – Overview
Online Data Processing and Hit Time Reconstruction for Silicon Detector Readout C. Irmler, M. Friedl, M. Pernicka The KEKB factory (Tsukuba, Japan) will.
The LHCb Level 1 trigger LHC Symposium, October 27, 2001
The CMS Tracking Readout and Front End Driver Testing
SVT detector electronics
R&D of CMOS pixel Shandong University
The LHCb Front-end Electronics System Status and Future Development
Multi Chip Module (MCM) The ALICE Silicon Pixel Detector (SPD)
TELL1 A common data acquisition board for LHCb
Presentation transcript:

The trigger-less TBit/s readout for the Mu3e experiment Dirk Wiedner On behalf of the Mu3e collaboration 24 Sep 20131Dirk Wiedner TWEPP2013

The Mu3e Signal 9/20/2012Dirk Wiedner, Mu3e collaboration2 μ → eee rare in SM Enhanced in: o Super-symmetry o Grand unified models o Left-right symmetric models o Extended Higgs sector o Large extra dimensions  Rare decay (BR<10 -12, SINDRUM) For BR O( )  >10 16 muon decays  High decay rates O(10 9 muon/s)

The Mu3e Experiment 9/20/2012Dirk Wiedner, Mu3e collaboration3 Target double hollow cone Silicon pixel tracker Scintillating fiber tracker Recurl station Tile hodoscope Muon beam O(10 9 /s) Helium atmosphere 1 T B-field

The Mu3e Experiment 9/20/2012Dirk Wiedner, Mu3e collaboration4 Target double hollow cone Silicon pixel tracker Scintillating fiber tracker Recurl station Tile hodoscope Muon beam O(10 9 /s) Helium atmosphere 1 T B-field

The Mu3e Experiment 9/20/2012Dirk Wiedner, Mu3e collaboration5 Target double hollow cone Silicon pixel tracker Scintillating fiber tracker Recurl station Tile hodoscope Muon beam O(10 9 /s) Helium atmosphere 1 T B-field

The Mu3e Experiment 9/20/2012Dirk Wiedner, Mu3e collaboration6 Target double hollow cone Silicon pixel tracker Scintillating fiber tracker Recurl station Tile hodoscope Muon beam O(10 9 /s) Helium atmosphere 1 T B-field

The Mu3e Experiment 9/20/2012Dirk Wiedner, Mu3e collaboration7 Target double hollow cone Silicon pixel tracker Scintillating fiber tracker Recurl station Tile hodoscope Muon beam O(10 9 /s) Helium atmosphere 1 T B-field

Readout Requirements 24 Sep 2013Dirk Wiedner TWEPP GHz muon decays 50 ns readout frames (pixel) O(5000) pixel chips O(7000) scintillating fibers O(7000) timing tiles Online filtering

Timing Detectors 24 Sep 2013Dirk Wiedner TWEPP20139 Scintillating fiber hodoscope Timing tiles On detector zero- suppression Poster Session: o STiC - A Mixed Mode Silicon- Photomultiplier Readout ASIC for Time-of-Flight Applications (Tobias Harion) O(7000) fibers O(7000) tiles

Silicon Pixel Detector 24 Sep 2013Dirk Wiedner TWEPP Inner double layer Outer double layer Re-curl layers o Both sides (x2) Sensor size o 1x2 cm 2 inner layers o 2x2 cm 2 outer layers 180 inner sensors 4680 outer sensors

HV-MAPS 2/5/2013Dirk Wiedner, Mu3e collaboration11 H igh V oltage M onolithic A ctive P ixel S ensors HV-CMOS technology Reversely biased ~60V o Charge collection via drift  Fast O(100 ns) o Thinning to < 50 μm possible by Ivan Peric I. Peric, A novel monolithic pixelated particle detector implemented in high- voltage CMOS technology Nucl.Instrum.Meth., 2007, A582, 876

HV-MAPS 2/5/2013Dirk Wiedner, Mu3e collaboration12 H igh V oltage M onolithic A ctive P ixel S ensors HV-CMOS technology Reversely biased ~60V o Charge collection via drift  Fast O(100 ns) o Thinning to < 50 μm possible by Ivan Peric I. Peric, A novel monolithic pixelated particle detector implemented in high- voltage CMOS technology Nucl.Instrum.Meth., 2007, A582, 876

HV-MAPS 2/5/2013Dirk Wiedner, Mu3e collaboration13 H igh V oltage M onolithic A ctive P ixel S ensors HV-CMOS technology Reversely biased ~60V o Charge collection via drift  Fast O(100 ns) o Thinning to < 50 μm possible Integrated readout electronics o Zero suppression o 800Mbit/s serial LVDS outputs by Ivan Peric I. Peric, A novel monolithic pixelated particle detector implemented in high- voltage CMOS technology Nucl.Instrum.Meth., 2007, A582, 876

HV-MAPS 2/5/2013Dirk Wiedner, Mu3e collaboration14 H igh V oltage M onolithic A ctive P ixel S ensors HV-CMOS technology Reversely biased ~60V o Charge collection via drift  Fast O(100 ns) o Thinning to < 50 μm possible Integrated readout electronics o Zero suppression o 800Mbit/s serial LVDS outputs by Ivan Peric I. Peric, A novel monolithic pixelated particle detector implemented in high- voltage CMOS technology Nucl.Instrum.Meth., 2007, A582, 876

Pixel Readout Scheme 24 Sep 2013Dirk Wiedner TWEPP201315

Pixel Readout Scheme 24 Sep 2013Dirk Wiedner TWEPP Pixel logic o Pixel address (8 bit) o Frame number (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time Frame logic o Super Frame o Contains 16 x 50 ns readout frames o + Sensor header Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer Fine time Coarse time Coarse time Column address Column address

Pixel Readout Scheme 24 Sep 2013Dirk Wiedner TWEPP Pixel logic o Pixel address (8 bit) o Frame number (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time Frame logic o Super Frame o Contains 16 x 50 ns readout frames o + Sensor header Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer Frame logic Readout buffer Serializer 8 bit Fine time 4 bit 12 bit Coarse time Coarse time Column address Column address

Pixel Readout Scheme 24 Sep 2013Dirk Wiedner TWEPP Pixel logic o Pixel address (8 bit) o Frame number (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time Frame logic o Super Frame o Contains 16 x 50 ns readout frames o + Sensor header Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer Frame logic Readout buffer Serializer 8 bit Fine time 4 bit 12 bit Coarse time Column address 12 bit 8 bit 32 bit

Pixel Readout Scheme 24 Sep 2013Dirk Wiedner TWEPP Pixel logic o Pixel address (8 bit) o Frame number (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time Frame logic o Contains 16 x 50 ns readout frames o + Sensor header  Super Frame Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer 8 bit Fine time 4 bit 12 bit Coarse time Coarse time Column address Column address 32 bit 4 x 800 Mb/s 12 bit 8 bit

Data Link Scheme From detector slices to time slices 24 Sep 2013Dirk Wiedner TWEPP201320

Link Overview 24 Sep 2013Dirk Wiedner TWEPP Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing detector readout Optical links from detector o Front end FPGAs o … to readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm

Link Overview 24 Sep 2013Dirk Wiedner TWEPP Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing detector readout Optical links from detector o Front end FPGAs o … to readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Silicon FPGAs x86 Readout board x12 Readout board x12 PC x48 PC x48

Link Overview 24 Sep 2013Dirk Wiedner TWEPP Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing detector readout Optical links from detector o Front end FPGAs o … to readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor FiberTile Pixel Sensor FiberTile Pixel Sensor FiberTile Pixel Sensor FiberTile Silicon FPGAs x86 Fiber FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 x6336x7000 PC x48 PC x48 O(8Tbit/s)

Tile Link Overview 24 Sep 2013Dirk Wiedner TWEPP Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing detector readout Optical links from detector o Front end FPGAs o … to readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Fiber Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Silicon FPGAs x86 Fiber FPGAs x48 Fiber FPGAs x48 Tile FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 PC x48 PC x48 x376

Link Overview 24 Sep 2013Dirk Wiedner TWEPP Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing detector readout Optical links from detector o Front end FPGAs o … to readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Silicon FPGAs x86 Fiber FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 PC x48 PC x48 x376x192 O(4Tbit/s)

Link Overview 24 Sep 2013Dirk Wiedner TWEPP Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing detector readout Optical links from detector o Front end FPGAs o … to readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Pixel Sensor Fiber Tile Silicon FPGAs x86 Silicon FPGAs x86 Fiber FPGAs x48 Fiber FPGAs x48 Tile FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 PC x48 x192 x96 O(4Tbit/s)

Front End FPGAs 24 Sep 2013Dirk Wiedner TWEPP FPGAs on detector o 86 (+96) pieces Receive sensor data o 108 LVDS inputs 5 Gbit/s outputs o 8 optical links o … to counting house Switching data between readout boards farms A-D Front end FPGA 800 Mbit/s LVDS in x Gbit/s optical Readout board A Readout board A Pixel Sensor Readout board B Readout board B Readout board C Readout board C Readout board D Readout board D

Front End FPGAs 24 Sep 2013Dirk Wiedner TWEPP FPGAs on detector o 86 (+96) pieces Receive sensor data o 108 LVDS inputs 5 Gbit/s outputs o 8 optical links o … to counting house Switching data between readout boards farms A-D Front end FPGA 800 Mbit/s LVDS in x Gbit/s optical Readout board A Readout board A Pixel Sensor Readout board B Readout board B Readout board C Readout board C Readout board D Readout board D

Front End FPGAs 24 Sep 2013Dirk Wiedner TWEPP FPGAs on detector o 86 (+96) pieces Receive sensor data o 108 LVDS inputs 5 Gbit/s outputs o 8 optical links o … to counting house Switching data between readout boards farms A-D Front end FPGA 800 Mbit/s LVDS in x Gbit/s optical Readout board A Readout board A Pixel Sensor Readout board B Readout board B Readout board C Readout board C Readout board D Readout board D

Front End FPGAs 24 Sep 2013Dirk Wiedner TWEPP FPGAs on detector o 86 (+96) pieces Receive sensor data o 108 LVDS inputs 5 Gbit/s outputs o 8 optical links o … to counting house Switching data between readout boards farms A-D Front end FPGA 800 Mbit/s LVDS in x Gbit/s optical Readout board A Readout board A Pixel Sensor Readout board B Readout board B Readout board C Readout board C Readout board D Readout board D

Front end FPGA Readout Board 24 Sep 2013Dirk Wiedner TWEPP FPGA readout boards o 4 per sub-detector 5 Gbit/s optical inputs o inputs 10 Gbit/s optical output o 12 outputs to PCs Switching network o A-D sub-farms o One output per PC Readout board 5 Gbit/s Optical x28 PC 10 Gbit/s Optical PC Sub-farm A Front end FPGA Front end FPGA Front end FPGA PC x12

Readout Board 24 Sep 2013Dirk Wiedner TWEPP FPGA readout boards o 4 per sub-detector 5 Gbit/s optical inputs o inputs 10 Gbit/s optical output o 12 outputs to PCs Switching network o A-D sub-farms o One output per PC Front end FPGA Readout board 5 Gbit/s Optical x28 PC 10 Gbit/s Optical PC Front end FPGA Front end FPGA Front end FPGA PC Sub-farm A x12

GPU-PC 24 Sep 2013Dirk Wiedner TWEPP PC with GPU 10 Gbit/s Fiber input o 8 inputs from sub- detectors Data filtering o Timing Filter on FPGA o Track filter on GPU o Data to tape < 100 MB/s FPGA PCIe board GPU computer Optical mezzanine connectors

GPU-PC 24 Sep 2013Dirk Wiedner TWEPP PC with GPU 10 Gbit/s Fiber input o 8 inputs from sub- detectors Data filtering o Timing Filter on FPGA o Track filter on GPU o Data to tape < 100 MB/s GPU computer

Readout board GPU-PC 24 Sep 2013Dirk Wiedner TWEPP PC with GPU 10 Gbit/s Fiber input o 8 inputs from sub- detectors Data filtering o Timing Filter on FPGA o Track filter on GPU o Data to tape < 100 MB/s PC 10 Gbit/s Optical x8 PC 10 Gbit/s Optical x8 A Readout board B x8 Readout board

Timing Filter 24 Sep 2013Dirk Wiedner TWEPP Entire event on PCIe FPGA Tile and Fiber data o Easy to match o Look for three tracks Reject data without three hits o … inside time interval 1 3 2

Timing Filter 24 Sep 2013Dirk Wiedner TWEPP Entire event on PCIe FPGA Tile and Fiber data o Easy to match o Look for three tracks Reject data without three hits o … inside time interval 1 3 2

Vertex Filter 24 Sep 2013Dirk Wiedner TWEPP Entire event on GPU Large target o Large spread of muons o Easy vertex separation Reject data without three tracks o … inside area interval on target 1 3 2

Vertex Filter 24 Sep 2013Dirk Wiedner TWEPP Entire event on GPU Large target o Large spread of muons o Easy vertex separation Reject data without three tracks o … inside area interval on target 1 3 2

Summary Mu3e has 280M >10 9 muons/s >1 Tbit/s data 0-suppressed serial data from active pixel sensors Switched optical network GPU filter farm with optical inputs 24 Sep 2013Dirk Wiedner TWEPP

Backup Slides 24 Sep 2013Dirk Wiedner TWEPP201341

Physics Motivation 9/20/2012Dirk Wiedner, Mu3e collaboration42 Standard model: No lepton flavor violation Lepton flavor violation?

Physics Motivation 9/20/2012Dirk Wiedner, Mu3e collaboration43 Standard model: No lepton flavor violation, but: o Neutrino mixing o Branching ratio < →unobservable Lepton flavor violation: μ + →e + e - e +

The Mu3e Signal 9/20/2012Dirk Wiedner, Mu3e collaboration44 μ → eee rare in SM Enhanced in: o Super-symmetry o Grand unified models o Left-right symmetric models o Extended Higgs sector o Large extra dimensions

The Mu3e Background 9/20/2012Dirk Wiedner, Mu3e collaboration45 Combinatorial background o μ + →e + νν & μ + →e + νν & e + e - o many possible combinations  Good time and  Good vertex resolution required

The Mu3e Background 9/20/2012Dirk Wiedner, Mu3e collaboration46 μ + →e + e - e + νν o Missing energy (ν)  Good momentum resolution (R. M. Djilkibaev, R. V. Konoplich, Phys.Rev. D79 (2009) )

Pixel Sensor Links 24 Sep 2013Dirk Wiedner TWEPP Vertex Sensor chips o 180 chips o 4 LVDS links o 800 Mbit/s per link Central Silicon Tracker o 936 chips o 2 LVDS links o 800 Mbit/s Recurl stations o 3744 chips o 1 LVDS link o 400 Mbit/s

Pixel Sensor Links 24 Sep 2013Dirk Wiedner TWEPP Vertex Sensor chips o 180 chips o 4 LVDS links o 800 Mbit/s per link Central Silicon Tracker o 936 chips o 2 LVDS links o 800 Mbit/s Recurl stations o 3744 chips o 1 LVDS link o 400 Mbit/s Pixel Sensor 800 Mbits/s Front end FPGA

Front End FPGAs 24 Sep 2013Dirk Wiedner TWEPP FPGAs on detector o 86 (+96) pieces Receive sensor data o 108 LVDS inputs 5 Gbit/s outputs o 8 optical links o … to counting house Switching between readout boards A-D Optical transceiver FE board

Average Occupancies 24 Sep 2013Dirk Wiedner TWEPP All numbers per frame of 50 ns Vertex detector o 2 hits per sensor Central silicon tracker o 0.6 hits per sensor Recurl stations o 0.13 hit per sensor Fiber hodoscope o 0.16 hits per fiber Timing tiles o 0.09 hits per tile Tile occupancies

Maximum Occupancies 24 Sep 2013Dirk Wiedner TWEPP All numbers per frame of 50 ns Vertex detector o 5 hits per sensor Central silicon tracker o 2 hits per sensor Recurl stations o 1 hit per sensor Fiber hodoscope o 0.24 hits per fiber Timing tiles o 0.14 hits per tile φ z Vertex occupancies