High Speed Digital Systems Lab Spring/Winter 2010 Project definition Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of an A/D.

Slides:



Advertisements
Similar presentations
Nios Multi Processor Ethernet Embedded Platform Final Presentation
Advertisements

Georgia Tech Digital Back-end µHRG interface Curtis Mayberry School of Electrical and Computer Engineering Georgia Institute of Technology January 13 th,
Intel: Lan Access Division Technion: High Speed Digital Systems Lab By: Leonid Yuhananov & Asaad Malshy Supervised by: Dr. David Bar-On.
EXTERNAL COMMUNICATIONS DESIGNING AN EXTERNAL 3 BYTE INTERFACE Mark Neil - Microprocessor Course 1 External Memory & I/O.
ADC and TDC Implemented Using FPGA
Super Fast Camera System Performed by: Tokman Niv Levenbroun Guy Supervised by: Leonid Boudniak.
Mid semester Presentation Data Packages Generator & Flow Management Data Packages Generator & Flow Management Data Packages Generator & Flow Management.
High Speed Digital Systems Lab Spring/Winter 2010 Midterm presentation Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of an.
Characterization Presentation Spring 2006 Implementation of generic interface To electronic components via USB2 Connection Supervisor Daniel Alkalay System.
1 Project supervised by: Dr Michael Gandelsman Project performed by: Roman Paleria, Avi Yona 12/5/2003 Multi-channel Data Acquisition System Mid-Term Presentation.
Analog-to-Digital Converters
Pulse Generator High Speed Digital Systems Lab Winter 2007/08 Project definition Instructor: Yossi Hipsh Students: Lior Shkolnitsky, Yevgeniy Lobanov.
1 Project supervised by: Dr Michael Gandelsman Project performed by: Roman Paleria, Avi Yona 26/4/2004 Multi-channel Data Acquisition System Final_A Presentation.
High Speed Digital Systems Lab Spring/Winter 2010 Part A final presentation Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of.
Final Presentation Momentum Measurement Card Project supervised by: Mony Orbach Project performed by: Hadas Preminger, Uri Niv.
Uli Schäfer 1 FPGAs for high performance – high density applications Intro Requirements of future trigger systems Features of recent FPGA families 9U *
David Nelson STAVE Test Electronics July 1, ATLAS STAVE Test Electronics Preliminary V3 Presented by David Nelson.
1 TRANSCEIVER TECHNOLOGY Presentation explores the Transceiver Design using a leading Manufactures Sales and Specification Sheets in the field. 1. Signaling.
Digital CFEB Prototype Plans 1 B. Bylsma, CSC Upgrade Workshop, Ohio State Univ., April 23-24, 2010 Ben Bylsma The Ohio State University.
Spring semester (4/2009) High Speed Signal Processing Board Design By: Nir Malka, Lior Rom Instructor: Mike Sumszyk הטכניון - מכון טכנולוגי לישראל הפקולטה.
SE-IR Corporation 11/04 Goleta, CA (805) CamIRa TM SE-IR Corporation 87 Santa Felicia Dr. Goleta, CA (805)
The 6713 DSP Starter Kit (DSK) is a low-cost platform which lets customers evaluate and develop applications for the Texas Instruments C67X DSP family.
Institute of Experimental and Applied Physics Czech Technical University in Prague 11th December 2007 Michal Platkevič RUIN Rapid Universal INterface for.
Sub- Nyquist Sampling System Hardware Implementation System Architecture Group – Shai & Yaron Data Transfer, System Integration and Debug Environment Part.
COE4OI5 Engineering Design Chapter 2: UP2/UP3 board.
Hardware Design of High Speed Switch Fabric IC. Overall Architecture.
Modern Trends in Backplane Interconnection By Ken Uemura.
By: Oleg Schtofenmaher Maxim Fudim Supervisor: Walter Isaschar Characterization presentation for project Winter 2007 ( Part A)
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
Part A Presentation High Speed Digital Signal Lab Students: Lotem Sharon Yuval Sela Instructor : Ina Rivkin.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
Typical Microcontroller Purposes
Lecture 20: Communications Lecturers: Professor John Devlin Mr Robert Ross.
Main Board Status MB2 v1 for FATALIC & QIE 10/06/2015Roméo BONNEFOY - LPC Clermont1 Roméo BONNEFOY François Vazeille LPC Clermont-Ferrand.
EE 211 Lecture 4 T. H. Ortmeyer Spring This week’s labs Grounding Lab Labview Tutorial.
Understanding Data Acquisition System for N- XYTER.
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
Phase-1 Design. i PHC Phase /04/2008 System Overview Clock, JTAG, sync marker and power supply connections Digital output.
PROCStar III Performance Charactarization Instructor : Ina Rivkin Performed by: Idan Steinberg Evgeni Riaboy Semestrial Project Winter 2010.
Performed by: Yaron Recher & Shai Maylat Supervisor: Mr. Rolf Hilgendorf המעבדה למערכות ספרתיות מהירות הטכניון - מכון טכנולוגי לישראל הפקולטה להנדסת חשמל.
First ideas for the Argontube electronics Shaper, simulations Block Diagram for analog path Delta Code Data Reduction Bus system, Controller Max.
Owner: VBHUSales Training 03/15/2013 Cypress Confidential IDT 72T36135M vs. Cypress CYF072x Video Buffering Applications High density FIFOs with unmatched.
SNS Integrated Control System Timing Clients at SNS DH Thompson Epics Spring 2003.
Final Presentation Winter Final Presentation Winter Students Naftali Weiss Nadav Melke Instructor Mony Orbach Duration Single Semester.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
Intel: Lan Access Division Technion: High Speed Digital Systems Lab By: Leonid Yuhananov & Asaad Malshy Supervised by: Dr. David Bar-On.
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
December 14, 2006Anuj K. Purwar1 Design proposal for Read Out Card (ROC) Anuj K. Purwar December 14, 2006 Nevis Meeting.
Digital CFEB (an Update) B. Bylsma, EMU at CMS Week, March 16, Ben Bylsma The Ohio State University.
Serial Communication Analyzer Company Name: Digital laboratory Presenter Name: Igal Kogan Alexander Rekhelis Instructor: Hen Broodney Semester:Winter/Spring.
High Speed Digital System Lab Final Presentation 1 semester project  Instructor: Mony Orbach  Students: Pavel Shpilberg Ohad Fundoianu.
New product introduction:
Data Converters Home Selection Tables Signal chains Application Notes Seminars and Presentations Analog Devices Data Converters History Recommended Reading.
Sub- Nyquist Sampling System Hardware Implementation System Architecture Group – Shai & Yaron Data Transfer, System Integration and Debug Environment Part.
Mircea Bogdan Chicago, Oct. 09, BIT, 500 MHz ADC Module for the KOTO Experiment The University of Chicago.
The World Leader in High Performance Signal Processing Solutions SD/SDIO Introduction Cliff Cai.
Mitglied der Helmholtz-Gemeinschaft Hardware characterization of ADC based DAQ-System for PANDA STT A. Erven, L. Jokhovets, P.Kulessa, H.Ohm,
ECE 101 Exploring Electrical Engineering Chapter 7 Data Acquisition Herbert G. Mayer, PSU Status 11/30/2015 Derived with permission from PSU Prof. Phillip.
October 12th 2005 ICALEPCS 2005D.Charlet The SPECS field bus  Global description  Module description Master Slave Mezzanine  Implementation  Link development.
High Speed Digital System Lab Spring semester project  Instructor: Mony Orbach  Students: Pavel Shpilberg Ohad Fundoianu.
Digitization at Feed Through Wu, Jinyuan Fermilab Feb
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
JESD204B High Speed ADC Interface Standard
Testing PCI Express Generation 1 & 2 with the RTO Oscilloscope
Test Boards Design for LTDB
ECE 3551 Microcomputer Systems 1
XC4000E Series Xilinx XC4000 Series Architecture 8/98
Interfacing Data Converters with FPGAs
Data Transmission System Digital Design Chris Langley NRAO
The QUIET ADC Implementation
Presentation transcript:

High Speed Digital Systems Lab Spring/Winter 2010 Project definition Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of an A/D Converter Into The Sub-Nyquist Xampling System

2 Topics Sub-Nyquist Xampling system Overview Sub-Nyquist Xampling system Overview The main goal The main goal Review of the Texas Instruments ADS6423 Review of the Texas Instruments ADS6423 LVDS Background LVDS Background I/O scheme I/O scheme A/D chip diagram and output interface A/D chip diagram and output interface FPGA receiver block diagram FPGA receiver block diagram A/D control interface A/D control interface Time table of semester A Time table of semester A Integration of an A/D into Xampling System

Sub-Nyquist Xampling system Overview 3 Integration of an A/D into Xampling System Our goal is to integrate a sub-system that would convert the incoming analog samples to digital signals. Then they will be processed and reconstructed in the sub-Nyquist Sampling system. Our goal is to integrate a sub-system that would convert the incoming analog samples to digital signals. Then they will be processed and reconstructed in the sub-Nyquist Sampling system. For this purpose we shall use the TI ADS6423 Evaluation module. For this purpose we shall use the TI ADS6423 Evaluation module.

4 The main goal To configure and integrate the ADS6423 A/D card to the sub-Nyquist experimental Xampling system. To configure and integrate the ADS6423 A/D card to the sub-Nyquist experimental Xampling system. The A/D converter will receive wide spectrum signal by four channels and will transmit serial high speed digital outputs (LVDS). The A/D converter will receive wide spectrum signal by four channels and will transmit serial high speed digital outputs (LVDS). To design and implement an I/O adapter card which will assign the correct pins between the A/D and the Gidel card To design and implement an I/O adapter card which will assign the correct pins between the A/D and the Gidel card To create a control environment to set-up and monitor the A/D which will be integrated onto an ALTERA FPGA and monitored from a PC. To create a control environment to set-up and monitor the A/D which will be integrated onto an ALTERA FPGA and monitored from a PC. To create an initial and a permanent testing environment for the module. To create an initial and a permanent testing environment for the module. Integration of an A/D into Xampling System

Review of Texas Instruments ADS6423 EVM 5 Integration of an A/D into Xampling System The ADS6423 is a high performance 12 bit, 105/80 MSPS, quad channel A-D converter. The ADS6423 is a high performance 12 bit, 105/80 MSPS, quad channel A-D converter. It is configured to accept 4 single ended input sources (Through COAX cables). It is configured to accept 4 single ended input sources (Through COAX cables). The ADC outputs are serialized data, a bit clock and a frame clock which are brought to a high density connector. The ADC outputs are serialized data, a bit clock and a frame clock which are brought to a high density connector.

LVDS Background LVDS – Low Voltage Differential Signaling, is a signaling method which uses a pair of inductors to transmit two different voltages that are compared at the receiver. LVDS – Low Voltage Differential Signaling, is a signaling method which uses a pair of inductors to transmit two different voltages that are compared at the receiver. 6 Integration of an A/D into Xampling System A typical LVDS driver – receiver pair is shown above; nominal 3.5 mA current source is located in the driver. Since the input impedance of the receiver is high, the entire current effectively flows through the 100Ω termination resulting in a 350 mV voltage across the receiver inputs. The receiver threshold is guaranteed to be 100 mV or less, and this sensitivity is maintained over a wide common mode from 0V to 2.4V. A typical LVDS driver – receiver pair is shown above; nominal 3.5 mA current source is located in the driver. Since the input impedance of the receiver is high, the entire current effectively flows through the 100Ω termination resulting in a 350 mV voltage across the receiver inputs. The receiver threshold is guaranteed to be 100 mV or less, and this sensitivity is maintained over a wide common mode from 0V to 2.4V.

7 Integration of an A/D into Xampling System The 350 mV typical signal swing of LVDS consumes only a small amount of power and therefore LVDS is a very efficient technology, delivering performance at data rates up to Gbps. The 350 mV typical signal swing of LVDS consumes only a small amount of power and therefore LVDS is a very efficient technology, delivering performance at data rates up to Gbps. The simple termination, low power, and low noise generation generally make LVDS the technology of choice for data rates from tens of Mbps up to 3 Gbps and beyond. The simple termination, low power, and low noise generation generally make LVDS the technology of choice for data rates from tens of Mbps up to 3 Gbps and beyond.

I/O scheme 8 Integration of an A/D into Xampling System a) 4 incoming channels of analog input signal, 60 MHz each, 1 Volt peak-to-peak. b) 8 LVDS Pairs that enters the Gidel Card after being assigned inside the pin adapter (390 Mbit/sec). We also transmit a Frame clock out of the A/D device. c) Clock and control signals that are generated on the Gidel ProcStarIII. d) 4 channels x12 bit of de-serialized output which will be sent to the expand sequence module. e) Pin Adapter card which we are going to design and implement. It’s purpose is to connect the correct pins on the PSDB connection on the Gidel card onto the ADS6423. (Meet Gidel Personnel to inquire about this solution and determine if LVDS+Non LVDS combination is possible on same PSDB slot.)

A/D chip block diagram 9 Integration of an A/D into Xampling System

FPGA receiver block diagram 10 Integration of an A/D into Xampling System

The Altera Stratix III Differential signals Receiver 11 Integration of an A/D into Xampling System The Stratix III device has dedicated circuitry to receive high-speed differential signals. The Stratix III device has dedicated circuitry to receive high-speed differential signals. The receiver has a differential buffer, PLL, DPA block, synchronization FIFO buffer, data realignment block, and a deserializer. The receiver has a differential buffer, PLL, DPA block, synchronization FIFO buffer, data realignment block, and a deserializer.

A/D Card and ALTERA LVDS common-mode Since the ALTERA Differential Voltage receiver top speed is 500 Mbit/sec, the A/D most appropriate interface option is the 2-wire, SDR bit clock, 12x serialization. This option will produce an output serial data rate of 390 Mbit/sec. Since the ALTERA Differential Voltage receiver top speed is 500 Mbit/sec, the A/D most appropriate interface option is the 2-wire, SDR bit clock, 12x serialization. This option will produce an output serial data rate of 390 Mbit/sec. 12 Integration of an A/D into Xampling System

A/D digital ouput Interface 13 Integration of an A/D into Xampling System The Most suitable option is 2-Wire, 1 × frame clock, 12 × serialization, with SDR bit clock, byte wise/bit wise/word wise. The Most suitable option is 2-Wire, 1 × frame clock, 12 × serialization, with SDR bit clock, byte wise/bit wise/word wise.

A/D control interface 14 Integration of an A/D into Xampling System ADS6423 offers flexibility with several programmable features. ADS6423 offers flexibility with several programmable features. At first, we intend to use both the serial interface and parallel controls (combination of jumpers and serial interface), due to its simplicity. At first, we intend to use both the serial interface and parallel controls (combination of jumpers and serial interface), due to its simplicity. As the project evolves, we will upgrade to serial interface programming only. As the project evolves, we will upgrade to serial interface programming only. Serial interface programming mode are used to access the internal registers of ADC. Serial interface programming mode are used to access the internal registers of ADC.

15 Time table (Semester A) Task \ Week Exploring the problem 8/3 Definition presentation 22/4 Explore Altera LVDS receiver Acquire tool knowledge* Define A/D configuration Midterm presentation Define an initial test env. Design an adapter card Design of the A/D Controller Design of LVDS Receiver logic Integration of the system Form a debug strategy Integration of an A/D into Xampling System

16 Questions / Answers Thank you! Integration of an A/D into Xampling System

(Task List for Semester B) Forming a debug strategy Forming a debug strategy To Define and Implement a permanent test environment. To Define and Implement a permanent test environment. To Build a PC control interface using PROC- wizard. To Build a PC control interface using PROC- wizard. To create a configuration and operation protocol for the sub-Nyquist sampling system user. To create a configuration and operation protocol for the sub-Nyquist sampling system user. 17 Integration of an A/D into Xampling System