Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 LECTURE 10: KEEE 4425 WEEK 8 CMOS FABRICATION PROCESS.

Slides:



Advertisements
Similar presentations
Process Flow : Overhead and Cross Section Views ( Diagrams courtesy of Mr. Bryant Colwill ) Grey=Si, Blue=Silicon Dioxide, Red=Photoresist, Purple= Phosphorus.
Advertisements

CMOS Fabrication EMT 251.
Lecture 0: Introduction
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Digital Integrated Circuits A Design Perspective Manufacturing Process July 30, 2002.
CMOS Process at a Glance
VLSI Design Lecture 2: Basic Fabrication Steps and Layout
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #6.
Fabrication of p-n junction in Si Silicon wafer [1-0-0] Type: N Dopant: P Resistivity: Ω-cm Thickness: µm.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 CMOS Process Manufacturing Process.
Introduction to CMOS VLSI Design Lecture 0: Introduction
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
Design and Implementation of VLSI Systems (EN1600) lecture04 Sherief Reda Division of Engineering, Brown University Spring 2008 [sources: Sedra/Prentice.
Elettronica D. AA Digital Integrated Circuits© Prentice Hall 1995 Manufacturing Process CMOS Manufacturing Process.
Design and Implementation of VLSI Systems (EN0160) Sherief Reda Division of Engineering, Brown University Spring 2007 [sources: Sedra/Prentice Hall, Saint/McGrawHill,
Lecture #51 Lecture #5 – VLSI Design Review zPhotolithography zPatterning Silicon zProcess steps used are: yStarts with Si wafer yThermal oxidation yPhotoresist.
7/14/ Design for Manufacturability Prof. Shiyan Hu Office: EERC 731.
Spring 2007EE130 Lecture 42, Slide 1 Lecture #42 OUTLINE IC technology MOSFET fabrication process CMOS latch-up Reading: Chapter 4 Die photo of Intel Penryn.
CSE477 L05 IC Manufacturing.1Irwin&Vijay, PSU, 2002 CSE477 VLSI Digital Circuits Fall 2002 Lecture 05: IC Manufacturing Mary Jane Irwin (
YoHan Kim  Thin Film  Layer of material ranging from fractions of nanometer to several micro meters in thickness  Thin Film Process 
Device Fabrication Example
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process I Dr. Shiyan Hu Office: EERC 518 Adapted and modified from Digital Integrated.
Manufacturing Process
Digital Integrated Circuits © Prentice Hall 1995 Manufacturing Process CMOS Manufacturing Process.
Rochester Institute of Technology - MicroE © REP/LFF 8/17/2015 Metal Gate PMOS Process EMCR201 PMOS page-1  10 Micrometer Design Rules  4 Design Layers.
Z. Feng VLSI Design 1.1 VLSI Design MOSFET Zhuo Feng.
Manufacturing Process
Micro-fabrication.
CS/EE 6710 CMOS Processing. N-type Transistor + - i electrons Vds +Vgs S G D.
Fabrication of Active Matrix (STEM) Detectors
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Chapter 2 Manufacturing Process March 7, 2003.
ECE484: Digital VLSI Design Fall 2010 Lecture: IC Manufacturing
SEMINAR PRESENTATION ON IC FABRICATION PROCESS
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated.
Introduction to CMOS VLSI Design CMOS Fabrication and Layout Harris, 2004 Updated by Li Chen, 2010.
Fabrication Technology(1)
Introduction to Wafer fabrication Process
Digital Integrated Circuit Design
Top Down Manufacturing
By: Joaquin Gabriels November 24 th,  Overview of CMOS  CMOS Fabrication Process Overview  CMOS Fabrication Process  Problems with Current CMOS.
Norhayati Soin 05 KEEE 4426 WEEK 12/1 3/13/2005 KEEE 4426 WEEK 12 CMOS FABRICATION PROCESS.
PTC Proposal Seongjin Jang September 09, Submit Application To PTC All the users should submit their process-related information to Process Technology.
NanoFab Trainer Nick Reeder June 28, 2012.
Introduction EE1411 Manufacturing Process. EE1412 What is a Semiconductor? Low resistivity => “conductor” High resistivity => “insulator” Intermediate.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Digital Integrated Circuits A Design Perspective Manufacturing Process Jan M. Rabaey Anantha Chandrakasan.
IC Processing. Initial Steps: Forming an active region Si 3 N 4 is etched away using an F-plasma: Si3dN4 + 12F → 3SiF 4 + 2N 2 Or removed in hot.
ISAT 436 Micro-/Nanofabrication and Applications Photolithography David J. Lawrence Spring 2004.
CORPORATE INSTITUTE OF SCIENCE & TECHNOLOGY, BHOPAL DEPARTMENT OF ELECTRONICS & COMMUNICATIONS NMOS FABRICATION PROCESS - PROF. RAKESH K. JHA.
Digital Integrated Circuits A Design Perspective
Substitute beer and pizza?. Basic Silicon Solar Cell as fabricated in Cameron With Schematic.
Dynamic Behavior of MOS Transistor. The Gate Capacitance t ox n + n + Cross section L Gate oxide x d x d L d Polysilicon gate Top view Gate-bulk overlap.
LITHOGRAPHY IN THE TOP-DOWN PROCESS - BASICS
CMOS VLSI Fabrication.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Digital Integrated Circuits A Design Perspective Manufacturing Process Jan M. Rabaey Anantha Chandrakasan.
CMOS FABRICATION.
Fab - Step 1 Take SOI Wafer Top view Side view Si substrate SiO2 – 2 um Si confidential.
EE141 Manufacturing 1 Chapter 2 Manufacturing Process and CMOS Circuit Layout 1 st rev. : March 7, nd rev. : April 10, 2003.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated.
Patterning - Photolithography
CSE477 L05 IC Manufacturing.1Irwin&Vijay, PSU, 2003 CSE477 VLSI Digital Circuits Fall 2003 Lecture 05: IC Manufacturing Mary Jane Irwin (
Lecture 2 State-of-the art of CMOS Technology
CMOS Fabrication CMOS transistors are fabricated on silicon wafer
Manufacturing Process I
Chapter 1 & Chapter 3.
MEMS, Fabrication Cody Laudenbach.
VLSI System Design LEC3.1 CMOS FABRICATION REVIEW
Digital Integrated Circuits A Design Perspective
Silicon Wafer cm (5’’- 8’’) mm
Manufacturing Process I
Manufacturing Process I
Photolithography.
Presentation transcript:

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 LECTURE 10: KEEE 4425 WEEK 8 CMOS FABRICATION PROCESS

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Manufacturing Process (Courtesy: Prof. Kenneth Laker, U. Penn)

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Process p-p- p+p+ p+p+

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 A Modern CMOS Process Dual-Well Trench-Isolated CMOS Process

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Patterning of SiO2 Si-substrate (a) Silicon base material (b) After oxidation and deposition of negative photoresist (c) Stepper exposure Photoresist SiO 2 UV-light Patterned optical mask Exposed resist SiO 2 Si-substrate SiO 2 2 (d) After development and etching of resist, chemical or plasma etch of SiO 2 (e) After etching (f) Final result after removal of resist Hardened resist Chemical or plasma etch

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Processing Technology

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Processing Technology

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Processing Technology

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Processing Technology

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Processing Technology

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 CMOS Processing Technology

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Latch-up problem

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Silicon on insulator(SoI)

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Silicon on insulator(SoI)

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 oxidation optical mask process step photoresist coatingphotoresist removal (ashing) spin, rinse, dry acid etch photoresist stepper exposure development Typical operations in a single photolithographic cycle (from [Fullman]). Photo-Lithographic Process

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Images after Lithography

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Patterning of SiO2 Si-substrate (a) Silicon base material (b) After oxidation and deposition of negative photoresist (c) Stepper exposure Photoresist SiO 2 UV-light Patterned optical mask Exposed resist SiO 2 Si-substrate SiO 2 2 (d) After development and etching of resist, chemical or plasma etch of SiO 2 (e) After etching (f) Final result after removal of resist Hardened resist Chemical or plasma etch

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Plasma Etch Tool Dry Etching

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Picture of Wafer After Nitride Etch

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Picture of Wafer After Resist Strip

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Etching

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Etch Wafers in KOH(potassium hydroxide) Wet etching

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Single sided KOH Etch Apparatus

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Picture of Wafer After KOH Etch

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Deposit Polysilicon

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Deposition

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Picture of Wafer After Polysilicon Deposition

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Hand Spinner Coat(photoresist coating)

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Exposure Tools

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Pattern Developing (hand develop)

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Picture of Wafer After photolithography

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Picture of Wafer After Polysilicon Etch

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Sputter Aluminium

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Wafer Saw

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Photo cross-section of a transistor

Norhayati Soin 05 KEEE 4425 WEEK 8 2/9/2005 Review Questions 1.Described briefly technological steps required to manufacture a CMOS inverter. Clearly specify masks used in each step. Give relevant sketches. 2.Give a brief explanation for the following CMOS process technologies: (i)N-well (ii)P-well (iii)Twin well 3.Why do we need design rules. 4.Contrast the difference between micron rules and scalable rules. Give one advantage for using each design rule type.