Super-Belle Vertexing Talk at Super B Factory Workshop Jan 20 2004 T. Tsuboyama (KEK) Super B factory Vertex group Please visit

Slides:



Advertisements
Similar presentations
The Belle Silicon Vertex Detector T. Tsuboyama (KEK) 6 Dec Workshop New Hadrons with Various Flavors 6-7 Dec Nagoya Univ.
Advertisements

A Low Mass On-chip Readout Scheme for Double-sided Silicon Strip Detectors 13th February 2013 C. Irmler, T. Bergauer, A. Frankenberger, M. Friedl, I. Gfall,
ATLAS SCT Endcap Detector Modules Lutz Feld University of Freiburg for the ATLAS SCT Collaboration Vertex m.
1 ACES Workshop, March 2011 Mark Raymond, Imperial College. Two-in-one module PT logic already have a prototype readout chip for short strips in hand CBC.
Belle SVD status & upgrade plans O. Tajima (KEK) Belle SVD group.
Simulation Studies of a (DEPFET) Vertex Detector for SuperBelle Ariane Frey, Max-Planck-Institut für Physik München Contents: Software framework Simulation.
Workshop on Silicon Detector Systems, April at GSI Darmstadt 1 STAR silicon tracking detectors SVT and SSD.
Summary of the SVD session 19 March 2009 T. Tsuboyama (KEK)
The Origami Chip-on-Sensor Concept for Low-Mass Readout of Double-Sided Silicon Detectors M.Friedl, C.Irmler, M.Pernicka HEPHY Vienna.
PHENIX Vertex Tracker Atsushi Taketani for PHENIX collaboration RIKEN Nishina Center RIKEN Brookhaven Research Center 1.Over view of Vertex detector 2.Physics.
Striplet option of Super Belle Silicon Vertex Detector Talk at Joint Super B factory workshop, Honolulu 20 April 2005 T.Tsuboyama.
The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Belle SVD Trigger Tom Ziegler on behalf of the Belle SVD.
Module Production for The ATLAS Silicon Tracker (SCT) The SCT requirements: Hermetic lightweight tracker. 4 space-points detection up to pseudo rapidity.
The LHCb Inner Tracker LHCb: is a single-arm forward spectrometer dedicated to B-physics acceptance: (250)mrad: The Outer Tracker: covers the large.
Construction and Performance of a Double-Sided Silicon Detector Module using the Origami Concept C. Irmler, M. Friedl, M. Pernicka HEPHY Vienna.
L. Greiner1PXL Sensor and RDO review – 06/23/2010 STAR Heavy Flavor Tracker Overview With parameters pertinent to the PXL Sensor and RDO design.
The BTeV Tracking Systems David Christian Fermilab f January 11, 2001.
The SLHC and the Challenges of the CMS Upgrade William Ferguson First year seminar March 2 nd
Study of FPCCD Vertex Detector 12 Jul. th ACFA WS Y. Sugimoto KEK.
APV25 for SuperBelle SVD M.Friedl HEPHY Vienna. 2Markus Friedl (HEPHY Vienna)11 Dec 2008 APV25 Developed for CMS by IC London and RAL (70k chips installed)
Pixel hybrid status & issues Outline Pixel hybrid overview ALICE1 readout chip Readout options at PHENIX Other issues Plans and activities K. Tanida (RIKEN)
Progress in the Development of a B-Factory Monolithic Active Pixel Detector Samo Stanič for the Belle Pixel Group M. Barbero 1, A. Bozek 4, T. Browder.
Installation and operation of the LHCb Silicon Tracker detector Daniel Esperante (Universidade de Santiago de Compostela) on behalf of the Silicon Tracker.
University of Nova GoricaBelle Collaboration S. Stanič, STD6, Sep , 2006 Status of the Belle Silicon Vertex Detector and its Development for Operation.
HallA/SBS – Front Tracker PARAMETERDESIGN VALUE Microstrip Silicon Detector Number of tiles/plane and size2 Number of planes2 Size of the single
Operation of the CMS Tracker at the Large Hadron Collider
Design and development of micro-strip stacked module prototypes for tracking at S-LHC Motivations Tracking detectors at future hadron colliders will operate.
Vertex detector for the KEK B factory upgrade Toru Tsuboyama (KEK) 1 March 2008 Instr08 Novosibirsk.
Thin Silicon R&D for LC applications D. Bortoletto Purdue University Status report Hybrid Pixel Detectors for LC.
Vertex 2005, Nikko Manfred Pernicka, HEPHY Vienna 1.
FPCCD option Yasuhiro Sugimoto 2012/5/24 ILD 1.
FPCCD Vertex detector 22 Dec Y. Sugimoto KEK.
Apollo Go, NCU Taiwan BES III Luminosity Monitor Apollo Go National Central University, Taiwan September 16, 2002.
26 June 2006Imaging2006, Stockholm, Niels Tuning 1/18 Tracking with the LHCb Spectrometer Detector Performance and Track Reconstruction Niels Tuning (Outer.
11 June 2015 Thomas Bergauer (HEPHY Vienna) Belle II SVD beam Test SPS 2015 SPS users meeting.
Jan24-26, 2008BNM2008 Atami, Japan1 Belle upgrade: Tracking and Vertexing T.Kawasaki(Niigata-U)
- Performance Studies & Production of the LHCb Silicon Tracker Stefan Koestner (University Zurich) on behalf of the Silicon Tracker Collaboration IT -
MiniDAQ workshopOctober 29 – 30, 2002M. Hazumi Vertex Detector Overview and DSSD readout/trigger M. Hazumi (KEK) Overall Design Consideration Silicon Strip.
1 FPCCD VTX Work Plan Y. Sugimoto 2010/1/22. 2 FPCCD: Features and R&D issues (1/2) Small pixel size (~5  m) –Sensor development Small size chip; ~6mm.
WG3 – STRIP R&D ITS - COMSATS P. Riedler, G. Contin, A. Rivetti – WG3 conveners.
The CMS Silicon Strip Tracker Carlo Civinini INFN-Firenze On behalf of the CMS Tracker Collaboration Sixth International "Hiroshima" Symposium on the Development.
Study of Belle Silicon Vertex Detector Intrinsic Resolution Saša Fratina, Jožef Stefan Institute, Ljubljana, Slovenia for Belle SVD group.
CDC Upgrade Beam background Simulation study Idea for upgrade Upgrade plan Summary Shoji Uno (KEK) Mar-20 th, 2008.
FPCCD VTX Work Plan Y. Sugimoto 2010/1/22. FPCCD: Features and R&D issues (1/2) Small pixel size (~5  m) –Sensor development Small size; ~6mm x 6mm Full.
Rene BellwiedSTAR Tracking Upgrade Meeting, Boston, 07/10/06 1 ALICE Silicon Pixel Detector (SPD) Rene Bellwied, Wayne State University Layout, Mechanics.
RD program on hybrids & Interconnects Background & motivation At sLHC the luminosity will increase by a factor 10 The physics requirement on the tracker.
The BTeV Pixel Detector and Trigger System Simon Kwan Fermilab P.O. Box 500, Batavia, IL 60510, USA BEACH2002, June 29, 2002 Vancouver, Canada.
I.Rashevskaya- SVT Meeting - Frascati SuperB SVT Strip Pairing: impact on the capacitance value Irina Rashevskaya, Luciano Bosisio, Livio.
L. Bosisio - 2nd SuperB Collaboration Meeting - Frascati SuperB SVT Update on sensor and fanout design in Trieste Irina Rashevskaya, Lorenzo.
Pixel detector/Readout for SuperB T.Kawasaki Niigata-U.
FP-CCD GLD VERTEX GROUP Presenting by Tadashi Nagamine Tohoku University ILC VTX Ringberg Castle, May 2006.
SVD Slow Control Markus Friedl (HEPHY Vienna) DAQ/SC Kickoff Meeting, 8 November 2012.
Update on & SVT readout chip requirements
SVD Introduction Wetzlar SVD-PXD Meeting, 4 February 2013
 Silicon Vertex Detector Upgrade for the Belle II Experiment
IOP HEPP Conference Upgrading the CMS Tracker for SLHC Mark Pesaresi Imperial College, London.
Christoph Schwanda (HEPHY Vienna) For the Belle II SVD group
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
SVT detector electronics
FPCCD Vertex Detector for ILC
Yasuhiro Sugimoto KEK 17 R&D status of FPCCD VTX Yasuhiro Sugimoto KEK 17
Niels Tuning (Outer Tracker Group LHCb)
Koji Ueno National Taiwan U.
FPCCD Vertex Detector for ILC
The LHCb Level 1 trigger LHC Symposium, October 27, 2001
Setup for testing LHCb Inner Tracker Modules
The LHCb VErtex LOcator
Status of CCD Vertex Detector R&D for GLC
SVT detector electronics
Presentation transcript:

Super-Belle Vertexing Talk at Super B Factory Workshop Jan T. Tsuboyama (KEK) Super B factory Vertex group Please visit

Outline of this talk Coverage –Angle: 17<  <150 o Full acceptance of Super-Belle detector. –Radii:13<r<150 mm. Inner radius  close to the 10 mm radius IP chamber. (  Tajima and Trabelsi’s talks) Outer radius  wherever CDC can not be operated due to beam background. (  Uno’s talk) Tracking capability –Spatial resolution: the better the better –Internal tracking for small pt tracks. DAQ/Trigger issues (Higuchi/Ito’s talks) –Occupancy: <5 % even at the inner layer. –Dead time: <10 % at trigger rate of 30 kHz. –Trigger latency 1st level Trigger from TRG to VTX: 3  sec Z-Trigger generated by VTX to TRG 15  sec. Radiation hardness: 20 Mrad. 15 cm

Sensor configuration Belle acceptance: 17<  <150 o must be covered. Outer radius is determined by CDC: 150 mm Inner radius is determined by beam pipe:10 mm 5 layers for self tracking. Inclined sensors in Layer 4 and 5 –Reduce readout channels –Save material budget –Shorten the ladder length (Without slant sensors, length ~75 cm) Innermost layer suffers serious beam background. –DSSD (striplet) option  Super-layer –Pixel option  covered by G. Vernar

Expected resolution Dotted lines: SVD2(Reference) –Cyan: 0.2 GeV/c, green: 0.5 GeV/c, blue: 1.5 GeV/c, Yellow: 2 GeV/c. DSSD (Striplet) case: –Two layer will be useful for robustness under background. –Thickness same as that of SVD2 / layer. –20 % improvement because of the detector radius. Alice type hybrid-pixel case: (Pixel size=50  mx400  m) –Pixel shape is flat therefore, two layers are necessary since single layer is not enough to achieve good resolution in X and Z. –Material can not be ignored although sensors and amplifiers are thinned. –Consequently, the improvement of the resolution can not be observed. –Instead immunity to background will be better than DSSD case. Inner layer= 2 layer DSSD Impact parameter resolution (r  ) Impact parameter resolution (z) Inner layer= 2 layer DSSD Inner layer Alice type 2-layer pixel Inner layer Alice type 2-layer pixel

DSSD for the innermost layer The inner most layer sensor has a size of 50  m*72mm/readout. With 50 um readout pitch and 1  sec shaping time, the background estimation results in 200 % occupancy! –In order to obtain <5% occupancy, ~40 times occupancy reduction is necessary. 5%

DSSD for the innermost layer Occupancy is proportional to sensitive area* shaping time. Readout chip with nsec shaping time is available. Strips area should be 4 to 5 times smaller. Narrower strips are not easy. –We should shorten the strips. Strips can not be simply cut into 4-5 pieces –Dead regions between groups appear. –Assembly (wire bonding) becomes difficult.

Striplet design By arranging strips in 45 dgrees, strip length is shortened automatically. Small triangle dead region exists. –About 7 % in Layer1 Benefits of this design are –Strip arrangement on p-side and n-side can be symmetric. The above triangular dead region on one side is covered by the strips in the other side. –Strip signal can be read out at detector edge. Assembly with high-density kapton circuit is easy. –The scheme is applicable in any width/length ratio.

Prototype design in production Production of an R&D sensor is going on.

Readout with kapton flex circuits Readout pitch is 71  m. Number of channels per DSSD (512 signals in 8mm width) is 4-5 times denser than SVD2. Multi-layer kapton flex circuit solves the readout density issues. R&D items –Alignment between layers. –Production yield and quality. –Method of assembly Installation issue –Number of front end chip is 4-5 times than the present SVD. Can hybrids be installed?

Assembly All strips can be read out The kapton flex circuit is assembled as follows. Wire bonds are done at sensor edges. P-side and n-side are symmetric Striplet sensor Kapton circuit Readout Hybrid Kapton circuit Readout Hybrid Wire bonding

Readout overview Experience of Belle SVD2: L1 sensor –10%occupancy /(50  m*77mm*1  sec shaping) Super KEKB: ~20 times larger background –Strip area ~ 1/5 of Belle SVD2 (striplet) –Additional 1/10 of shaping time gives a 1/50 occupancy. Expected trigger rate ~30 kHz –With pipeline length of 3  sec + readout time of 3  sec, 30 kHz trigger rate causes relatively small dead time (needs evaluation). Above 30 kHz, dead time goes up rapidly. Z-trigger from VTX –Z information is useful for reducing beam-background events. –DAQ people requests the Z trigger from VTX becomes to be ready in 15  sec from the event timing.

Readout chip: APV25 Designed for the CMS silicon tracker –50  m pitch, 128 ch/chip. –192 stage analog pipe line. –Readout: multiplexing all channels. –Built-in deconvolution circuit will not be used. –Radiation tolerance  30 Mrad –Noise= ( /pF) enc. Operation at Super MHz clock –~4.0  sec pipeline length –~3.0  sec analog output scan: small dead time upt to 30kHz trigger rate. –Shaping time is adjustable between 50 and 100 nsec depending on background level. Shaper Inverter preamp 192 stage Analog Pipeline Analog output L0 trigger 128 channel multiplexer

Z vertex trigger from VTX APV25 needs a trigger (L0) from DAQ within ~3  sec from an event. The internal delay and analog multiplexing(MPX) takes ~7  sec at max. –This analog multiplexing is not pipelined. Therefore, the subsequent steps can not be fully pipelined. Hit cluster search and trigger decision: ~5  sec. Summing up, L1 trigger from VTX is ready at 15  sec. If two triggers come to APV25 almost together, the second SVD trigger decision is done at least 3  sec later than the first decision because of MPX. –The second trigger is available at ~20  sec. –If trigger decision is given up for the 2nd event, 15  sec latency can be regained. Event timing L0 trigger from GDL Analog Multiplex Track finding in VTX L1 trigger from VTX APV25 internal 20

R&D items Finalize the detector configuration –Material budget in B-factory is limited. –Minimize material in acceptance. –Design detector support system and ladder structure. Continue pixel detector R&D Backend electronics becoming more complex and important. –2-3 time of channels. –10 times of data Radiation hardness of sensors. Design a dedicated readout chip that improves the performance of Super Belle.

Summary Basic requirements to VTX can be fulfilled with striplet sensors and APV25 readout. In order to improve robustness of vertexing against the background at higher luminosities, preparation of pixel sensors is essential. In parallel, design of a dedicated front-end chip may be helpful to improve the performance of the VTX system.