Charge measurement with TDC per pixel architecture G. Dellacasa, S. Garbolino, F. Marchetto, G. Mazza, A. Rivetti I.N.F.N. Sezione di Torino, Via Pietro.

Slides:



Advertisements
Similar presentations
A. Kluge January 25, Aug 27, 2012 Outline NA62 NA62 Specifications Specifications Architecture Architecture A. Kluge2.
Advertisements

G. RizzoSuperB WorkShop – 17 November R&D on silicon pixels and strips Giuliana Rizzo for the Pisa BaBar Group SuperB WorkShop Frascati-17 November.
Design and Implementation a 8 bits Pipeline Analog to Digital Converter in The Technology 0.6 μm CMOS Process Eri Prasetyo.
View on the TOT option for CBM-XYTER (toward specs) E. Atkin, I.Ilyushchenko, A.Kluev, Yu.Volkov, MEPhI A.Voronin, SINP MSU 13rd CBM Collaboration meeting,
Timepix Studies: Medipix Collaboration Summary and More Timewalk Plots Alessandra Borgia Marina Artuso Syracuse University Group Meeting – Thursday 20.
MDT-ASD PRR C. Posch30-Aug-02 1 Specifications, Design and Performance   Specifications Functional Analog   Architecture Analog channel Programmable.
TOF Front End electronics
Investigation for Readout Electronics of WAC in LHAASO Shubin Liu University of Science & Technology of China April 22nd, 2009.
5ns Peaking Time Transimpedance Front End Amplifier for the Silicon Pixel Detector in the NA62 Gigatracker E. Martin a,b J. Kaplon b, A. Ceccucci b, P.
Veto Wall Test Hyupwoo Lee MINERvA/Jupiter Group Meeting Apr, 16, 2008.
FEE Perugia. A. Rivetti A FAST LARGE DYNAMIC RANGE SHAPING AMPLIFIER FOR PARTICLE DETECTOR FRONT-END A.Rivetti – P Delaurenti INFN – Sezione di Torino.
NA62 front end Layout in DM option Jan Kaplon/Pierre Jarron.
NA62 front end architecture and performance Jan Kaplon/Pierre Jarron.
TOF at 10ps with SiGe BJT Amplifiers
1 SciFi electronics meeting – CERN– June 20 th 2011 Some ideas about a FE for a SciFi tracker based on SiPM A. Comerma, D. Gascón Universitat de Barcelona.
Mass production testing of the front-end ASICs for the ALICE SDD system L. Toscano a, R. Arteche Diaz b,d, S. Di Liberto b, M.I. Martínez a,c, S.Martoiu.
Readout electronics of the NA62 Gigatracker system G. Dellacasa 1, V.Carassiti 3, A. Ceccucci 2, S. Chiozzi 3, E. Cortina 4, A. Cotta Ramusino 3, M. Fiorini.
A. Rivetti Gigatracker meeting, dec 2009 Charge measurement with the TDC per pixel architecture A. Rivetti, G. Dellacasa S. Garbolino, F. Marchetto, G.
Building blocks 0.18 µm XFAB SOI Calice Meeting - Argonne 2014 CALIIMAX-HEP 18/03/2014 Jean-Baptiste Cizel - Calice meeting Argonne 1.
B.Satyanarayana. B.Satyanarayana INO Weekly meeting June 8, Rise time: 2 to 3ns Pulse height: mV.
Performance of a 128 Channel counting mode ASIC for direct X-ray imaging A 128 channel counting ASIC has been developed for direct X-ray imaging purposes.
“End station A setup” data analysis Josef Uher. Outline Introduction to setup and analysis Quartz bar start counter MA and MCP PMT in the prototype.
Design & Development of an Integrated Readout System for Triple-GEM Detectors Alessandro PEZZOTTA III Year PhD Seminar, Cycle XXVIII 22 September 2015.
June 1-5, Santa Fe N. M. Vertex Ultra-fast Silicon Detectors June 3, 2015 Abe Seiden UC Santa Cruz.
Analog Building Blocks for P326 Gigatracker Front-End Electronics
CBM workshop – GSI, April 18th – 20th A. Rivetti Pixel detector development for PANDA A.Rivetti INFN – Sezione di Torino.
A Wide-Input-Range 8 bit Cyclic TDC Reportor : Zhu kunkun.
NA62 Gigatracker Working Group Meeting 23 March 2010 Massimiliano Fiorini CERN.
McGill Increasing the Time Dynamic Range of Pulse Measurement Techniques in Digital CMOS Applications of Pulse Measurement: Duty-Cycle Measurement Pulsed.
Time over Threshold Electronics for Neutrino Telescopes
Pixel Read-Out architectures for the NA62 GigaTracker G. Dellacasa (1), A. Cotta Ramusino(3), M. Fiorini(3), P. Jarron(2) J. Kaplon(2), A. Kluge(2), F.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
65 nm CMOS analog front-end for pixel detectors at the HL-LHC
1 Nicolo Cartiglia, INFN, Torino - RD50 - Santander, 2015 Timing performance of LGAD-UFSD 1.New results from the last CNM LGAD runs 2.A proposal for LGAD.
A. Rivetti Villa Olmo, 7/10/2009 Lepix: monolithic detectors for particle tracking in standard very deep submicron CMOS technologies. A. RIVETTI I.N.F.N.
SIAM M. Despeisse / 29 th January Toward a Gigatracker Front-end - Performance of the NINO LCO and HCO Matthieu Despeisse F. Osmic, S. Tiuraniemi,
The development of the readout ASIC for the pair-monitor with SOI technology ~irradiation test~ Yutaro Sato Tohoku Univ. 29 th Mar  Introduction.
Fermilab Silicon Strip Readout Chip for BTEV
Production I.Yield. II.Acceptance criteria. III.Test. PS & SPD LHCb Calo PRR – March 2004 – CERN.
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
Time Resolution of UFSD 1 Hartmut F.-W. Sadrozinski, UFSD Timing RD50 Hartmut F.-W. Sadrozinski Z. Galloway, B. Gruey, H. Grabas, Z. Liang, S. N. Mak,
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
UPDATE ON CLICPIX2 DESIGN Pierpaolo Valerio Edinei Santin
Update on works with SiPMs at Pisa Matteo Morrocchi.
TIMEPIX2 FE STUDIES X. Llopart. Summary of work done During summer I have been looking at a possible front end for Timepix2 The baseline schematic is.
Technical status of the Gossipo-3 : starting point for the design of the Timepix-2 March 10, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
Timing capabilities of Ultra-Fast Silicon Detector 1 A parameterization of time resolution A program to calculate Time resolution UFSD Timing capabilities.
Ongoing work on ASIC development at Politecnico-Bari F. Corsi, F. Ciciriello, F. Licciulli, C. Marzocca, G. Matarrese DEE - Politecnico di Bari and INFN.
Clear Performance and Demonstration of a novel Clear Concept for DEPFET Active Pixel Sensors Stefan Rummel Max-Planck-Institut für Physik – Halbleiterlabor.
Beam detectors in Au+Au run and future developments - Results of Aug 2012 Au+Au test – radiation damage - scCVD diamond detector with strip metalization.
GOSSIPO-3: Measurements on the Prototype of a Read- Out Pixel Chip for Micro- Pattern Gas Detectors André Kruth 1, Christoph Brezina 1, Sinan Celik 2,
Ultra-Fast Silicon Detector 1 This report is a summary of what was shown at IEEE. Nicolo Cartiglia, INFN, Torino - UFSD - RD50 CERN 2014 Nicolo Cartiglia.
A Low-noise Front-end ASIC design based on TOT technique for Read-out of Micro-Pattern Gas Detectors Huaishen Li, Na Wang, Wei Lai, Xiaoshan Jiang 1 State.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
Valerio Re Università di Bergamo and INFN, Pavia, Italy
Fabio, Francesco, Francesco and Nicola INFN and University Bari
KLOE II Inner Tracker FEE
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
Charge sensitive amplifier
The KLOE calorimeter front end electronics
FIT Front End Electronics & Readout
Status of the TOF Detector
Front-end electronic system for large area photomultipliers readout
PID electronics for FDIRC (Focusing Detector of Internally Reflected Cherenkov light) and FTOF (Forward Time of Flight) Christophe Beigbeder and Dominique.
BESIII EMC electronics
LSO: Energy resolution
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
ASD-TDC joint test with MDT-CSM
Presentation transcript:

Charge measurement with TDC per pixel architecture G. Dellacasa, S. Garbolino, F. Marchetto, G. Mazza, A. Rivetti I.N.F.N. Sezione di Torino, Via Pietro Giuria 1 Torino, 10125, Italy S. Garbolino Gigatracker meeting, Feb. 2010

Basic Facts (1)‏ Assuming 200  m thick silicon (1 mip = 2.4 fC): the fraction of particles releasing more than 4 mips is 9 x the fraction of particles releasing more than 5 mips is 6.1 x Where the threshold? If a threshold higher than 5 mips is required, at which signal it should be applied?

S. Garbolino Gigatracker meeting, Feb Basic Facts (2)‏ The information should be extracted at the front-end amplifier, which gain has been set to saturate at 10 fC

S. Garbolino Gigatracker meeting, Feb Basic Facts (3)‏ In the TDC per pixel architecture the duration of the CFD pulse is not proportional to the input charge

S. Garbolino Gigatracker meeting, Feb Basic Facts (4)‏ The duration of preamplifier pulse is proportional to the input charge

S. Garbolino Gigatracker meeting, Feb Two possible solutions: simple TOT Preamplifier + leading edge comparator+ 3 bit counter: not enough to get rid of CFD for timing information, but it provides more levels of charge discrimination dQ/dt = 2 fC/ns dt = 3.125ns → dQ = 6.25fC if t = t 0 ± 3.125ns than Q = Q 0 ± 6.25fC

S. Garbolino Gigatracker meeting, Feb Two possible solutions: simple TDC (1)‏ Preamplifier + leading edge comparator + simple TAC + two or more threshold comparators dQ/dt = 2 fC/ns dV/dt = 30 mV/ns → dV/dQ = 15 mV/fC If Q th1 = (5 ± 1) mips Q th2 = (10 ± 1) mips than V th1 = (480 ± 36) mV V th2 = (660 ± 36) mV

S. Garbolino Gigatracker meeting, Feb Two possible solutions: simple TDC (2)‏ The spread due to the mismatch is mainly introduced by the variation of time window length: optimization The spread due to the process can be removed introducing a calibration per column of pixel

S. Garbolino Gigatracker meeting, Feb Summary Simple TOT solution seems to have a bad resolution which doesn't allow to apply two thresholds Simple TDC solution so far seems to work:  Its performance can be improveded by optimization  In future a design using synchronous comparators with latches will reduce power dissipation (<100  W) and allow the introduction of offset compensation methods → more than two thresholds if needed