Advanced Implantation Detector Array (AIDA): Project Summary & Status Tom Davinson School of Physics & Astronomy The University of Edinburgh presented.

Slides:



Advertisements
Similar presentations
Advanced Implantation Detector Array (AIDA): Update & Issues Tom Davinson School of Physics The University of Edinburgh presented by Tom Davinson on behalf.
Advertisements

Advanced Implantation Detector Array (AIDA): Update & Issues Tom Davinson School of Physics & Astronomy The University of Edinburgh presented by Tom Davinson.
Technical Solutions for High Vacuum Compatible FEE for the EXL Recoil Detector Vacuum operating pressure? bakeout temperature? what’s in the vacuum system,
Advanced Implantation Detector Array (AIDA): Update & Issues Tom Davinson School of Physics The University of Edinburgh presented by Tom Davinson on behalf.
Decay Spectroscopy at FAIR Using the Advanced Implantation Detector Array (AIDA) presented by Tom Davinson on behalf of the AIDA collaboration (Edinburgh.
Decay Spectroscopy at FAIR Using the Advanced Implantation Detector Array (AIDA) presented by Tom Davinson on behalf of the AIDA collaboration Tom Davinson.
Decay Spectroscopy at FAIR Using the Advanced Implantation Detector Array (AIDA) presented by Tom Davinson on behalf of the AIDA collaboration (Edinburgh.
AIDA Update presented by Ian Lazarus on behalf of the AIDA collaboration (Edinburgh – Liverpool – STFC DL & RAL) Tom Davinson School of Physics & Astronomy.
Advanced Implantation Detector Array (AIDA): Update & Issues presented by Tom Davinson on behalf of the DESPEC-DSSD/AIDA collaboration Tom Davinson School.
EXL/R3B Calorimeters- Readout from ASIC to DAQ Ian Lazarus STFC Daresbury Laboratory.
ASICs for HiSpec and DeSpec Ian Lazarus NPG. Hispec and Despec.
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
Front-end electronics for Time Projection Chamber I.Konorov Outlook:  TPC requirements  TPC readout options  Options for TPC FE chips  Prototype TPC.
Workshop on Silicon Detector Systems, April at GSI Darmstadt 1 STAR silicon tracking detectors SVT and SSD.
AIDA Update presented by Tom Davinson on behalf of the AIDA collaboration (Edinburgh – Liverpool – STFC DL & RAL) Tom Davinson School of Physics & Astronomy.
31st July 2008AIDA FEE Report1 AIDA Front end electronics Report July 2008 Progress Virtex5 FPGA choice Milestones for prototype delivery.
Decay Spectroscopy at FAIR with AIDA presented by Tom Davinson on behalf of the AIDA collaboration (Edinburgh – Liverpool – STFC DL & RAL) Tom Davinson.
AIDA design review Davide Braga Steve Thomas ASIC Design Group 9 January 2008.
Oct, 2000CMS Tracker Electronics1 APV25s1 STATUS Testing started beginning September 1 wafer cut, others left for probing 10 chips mounted on test boards.
AIDA design review Davide Braga Steve Thomas ASIC Design Group 9 June 2009.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
M. Labiche - INTAG workshop GSI May Se - D prototype for the focal plane of the PRISMA spectrometer (Task4) Digitisers for SAGE & LISA (task1)
A Readout ASIC for CZT Detectors
Tom Tom Davinson School of Physics DESPEC DSSD Working Group Status & Open Issues.
FEE Electronics progress Mezzanine manufacture progress FEE64 testing and VHDL progress Test mezzanine. Trial mechanical assembly 10th November 2009.
27 th September 2007AIDA design meeting. 27 th September 2007AIDA design meeting.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
21-Aug-06DoE Site Review / Harvard(1) Front End Electronics for the NOvA Neutrino Detector John Oliver Long baseline neutrino experiment Fermilab (Chicago)
Proton emission from deformed rare earth nuclei: A possible AIDA physics campaign Paul Sapple PRESPEC Decay Physics Workshop Brighton 12 January 2011.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixtures FEE64 commissioning A few of the remaining tasks 16th July 2009.
A 128-channel event-driven readout ASIC for the R 3 B Tracker TWEPP 2015, Lisbon Lawrence Jones ASIC Design Group Science and Technology Facilities Council.
FAIR (Facility for Antiproton and Ion Research) (Darmstadt, Germany) low-energy cave MeV/u fragmentation/fission ~1GeV/u fragment separator 350m.
AIDA design review Davide Braga Steve Thomas ASIC Design Group 9 December 2008.
ASIC Activities for the PANDA GSI Peter Wieczorek.
Readout Architecture for MuCh Introduction of MuCh Layout of Much ( proposed several schemes) Read ASIC’s Key features Basic Readout chain ROC Block Diagram.
FEE Electronics progress Mezzanine layout progress FEE64 progress FEE64 initial testing Test mezzanine. A few of the remaining tasks 2nd October 2009.
FEE Electronics progress PCB layout 18th March 2009.
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
PSD upgrade: concept and plans - Why the PSD upgrade is necessary? - Concept of the PSD temperature stabilization and control - Upgrade of HV control system.
AIDA: test plots Davide Braga Steve Thomas ASIC Design Group 22 September 2009.
Front end electronics and system design for the NUSTAR experiments at the FAIR facility Presented by Ian Lazarus on behalf of NUSTAR collaboration FEE.
VMM Update Front End ASIC for the ATLAS Muon Upgrade V. Polychronakos BNL RD51 - V. Polychronakos, BNL10/15/131.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixture for software 9th June 2009.
Update on works with SiPMs at Pisa Matteo Morrocchi.
Status of the Advanced Implantation Detector Array (AIDA) BRIKEN Collaboration Workshop Valencia, July 2015 Alfredo Estrade on behalf of the AIDA collaboration.
AIDA: introduction Advanced Implantation Detector Array (AIDA) UK collaboration: University of Edinburgh, University of Liverpool, STFC Daresbury Laboratory.
Advanced Implantation Detector Array (AIDA): Update & Issues Tom Davinson School of Physics The University of Edinburgh presented by Tom Davinson on behalf.
Search for Proton Radioactivity in the Trans-lead and Sub-tin Regions Zhong Liu University of Edinburgh On behalf of the AIDA Collaboration (Edinburgh,
DAQ ACQUISITION FOR THE dE/dX DETECTOR
ECAL front-end electronic status
Front-end and VME / VXI readout electronics for ASICs
SIGMA: a detector for γ-ray spectroscopy & imaging Dr Laura AGATA/GRETINA Collaboration Meeting
Status of n-XYTER read-out chain at GSI
Search for Proton Radioactivity in the Trans-lead and Sub-tin Regions
AIDA design review 12 November 2008 Davide Braga Steve Thomas
Assembly order PCB design
AIDA: introduction Advanced Implantation Detector Array (AIDA)
STATUS OF SKIROC and ECAL FE PCB
ECAL Electronics Status
FEE Electronics progress
High Rate Photon Irradiation Test with an 8-Plane TRT Sector Prototype
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
FEE Electronics progress
ME instrument and in-orbit performance
AIDA Commisioning Test
Implantation detector as active stopper Rakesh Kumar, P. Doornenbal, I
Advanced Implantation Detector Array (AIDA)
Advanced Implantation Detector Array (AIDA)
Advanced Implantation Detector Array (AIDA)
Presentation transcript:

Advanced Implantation Detector Array (AIDA): Project Summary & Status Tom Davinson School of Physics & Astronomy The University of Edinburgh presented by Tom Davinson on behalf of the AIDA collaboration (Edinburgh – Liverpool – STFC DL & RAL)

AIDA Project Project web site The University of Edinburgh (lead RO) Phil Woods et al. The University of Liverpool Rob Page et al. STFC DL & RAL John Simpson et al. Project Manager: Tom Davinson Project commenced: September 2006

DESPEC: Implantation DSSD Concept SuperFRS, Low Energy Branch (LEB) Exotic nuclei – energies ~ 50 – 200MeV/u Implanted into multi-plane, highly segmented DSSD array Implant – decay correlations Multi-GeV DSSD implantation events Observe subsequent p, 2p, , , ,  p,  n … decays Measure half lives, branching ratios, decay energies … Tag interesting events for gamma and neutron detector arrays

Implantation DSSD Configurations Two configurations proposed: a)8cm x 24cm “cocktail” mode many isotopes measured simultaneously b) 8cm x 8cm high efficiency mode concentrate on particular isotope(s)

AIDA: DSSD Array Design 8cm x 8cm DSSDs common wafer design for 8cm x 24cm and 8cm x 8cm configurations 8cm x 24cm 3 adjacent wafers – horizontal strips series bonded 128 p+n junction strips, 128 n+n ohmic strips per wafer strip pitch 625  m wafer thickness 1mm  E, Veto and up to 6 intermediate planes 4096 channels (8cm x 24cm) overall package sizes (silicon, PCB, connectors, enclosure … ) ~ 10cm x 26cm x 4cm or ~ 10cm x 10cm x 4cm courtesy B.Rubio

ASIC Design Requirements Selectable gain MeV FSR Low noise keV FWHM energy measurement of implantation and decay events Selectable threshold< 0.25 – 10% FSR observe and measure low energy  detection efficiency Integral non-linearity 95% FSR spectrum analysis, calibration, threshold determination Autonomous overload detection & recovery ~  s observe and measure fast implantation – decay correlations Nominal signal processing time < 10  s observe and measure fast decay – decay correlations Receive (transmit) timestamp data correlate events with data from other detector systems Timing trigger for coincidences with other detector systems DAQ rate management, neutron ToF

Schematic of Prototype ASIC Functionality Note – prototype ASIC will also evaluate use of digital signal processing Potential advantages decay – decay correlations to ~ 200ns pulse shape analysis ballistic deficit correction

High (20MeV FSR), intermediate (1GeV FSR) and low gain (20GeV FSR) channels in parallel Blocks are sequenced to follow signal’s flow (“left to right”) Shaper and peak hold at back end to minimize noise 400  m x 6mm 400  m ~6mm Preamplifiers + feedback 700pF feedback capacitor High speed buffer Fast comparators Slow comparator Shapers Peak Holds + MUX Prototype AIDA ASIC: Channel Layout

Analogue inputs left edge Control/outputs right edge Power/bias top and bottom 16 channels per ASIC Prototypes delivered May 2009 MPW run 100 dies delivered Functional tests at STFC RAL OK Prototype AIDA ASIC: Top level design

Prototype AIDA ASIC: Analogue input and bias reference

Prototype AIDA ASIC: Analogue outputs

Prototype AIDA ASIC

Input signals (voltage step capacitive-coupled) Preamp buffered output (Low-Medium Energy Channel) Trigger output “Data Ready” signal Variable medium-energy (ME) event followed after 5us by a second fixed ME event: the energy of the first event (11.75pC, 23.5pC, 35.25pC) does not affect the response to the second (11.75pC). 1: Medium Energy (ME) + ME

Input signals (voltage step capacitive-coupled) Analog output (peak-hold multiplexed output) Trigger output “Data Ready” signal When the data ready signal is active, the correct value is present at the analogue output (after the hit has been detected and the correct address been fed into the output multiplexer). NB: the test environment is very noisy and that affects the measurements. 1: Medium Energy (ME) + ME

Three high-energy (HE) events (610pC, 430pC, 250pC) followed by a ME event (28.8pC): the initial HE event does not affect the response to the second. [The roll-of of the L-ME channel preamplifier is due to the HE channel amplifier becoming active: the two are effectively in parallel. Note the Range signal changing status after the HE event] Input signals (voltage step capacitive-coupled) Preamp buffered output (Low-Medium Energy Channel) “Range” signal High = high-energy channel active “Data Ready” signal 2: High Energy (HE) + ME

Analog output (peak-hold multiplexed output) “Data Ready” signal Although the low-medium energy channel preamp saturates, the correct value is stored and multiplexed to the Analog Output when the “Data Ready” signal is active. Preamp buffered output (Low-Medium Energy Channel) 2: High Energy (HE) + ME

Fixed high-energy (HE) event (610pC) followed by three ME events (15pC, 30pC, 45pC): the ASIC recovers autonomously from the overload of the L-ME channel and the second event is read correctly. Input signals (voltage step capacitive-coupled) Preamp buffered output (Low-Medium Energy Channel) “Range” signal High = high-energy channel active “Data Ready” signal 3: High Energy (HE) + ME

Fixed high-energy (HE) event (610pC) followed by three ME events (15pC, 30pC, 45pC): the ASIC recovers autonomously from the overload of the L-ME channel and the second event is read correctly. Input signals (voltage step capacitive-coupled) Preamp buffered output (Low-Medium Energy Channel) “Range” signal High = high-energy channel active “Data Ready” signal 3: High Energy (HE) + ME

First value (constant) given by the High-Energy channel, second by the Medium-Energy channel. Input signals (voltage step capacitive-coupled) “Range” signal High = high-energy channel active “Data Ready” signal Analog output (peak-hold multiplexed output) 3: High Energy (HE) + ME

4x AIDA ASICs 64 channels Design complete Delivery November 9 20 units Prototype AIDA Mezzanine

Prototype AIDA FEE Multiplex readout Digital readout FPGA, Memory, Gbit Clock distribution Power Supplies Mezzanine Design complete Production complete 8 units (4x AIDA, 2x DL DDG, 2x LYCCA) Delivered week commencing

Prototype FEE card Initial tests underway (STFC DL DDG) - FPGA Virtex 5 configuration - PowerPC with internal memory & terminal - DDR2 memory tests - Gbit ethernet - ASIC comms and discriminator timing - Analog buffers & ADCs - etc

FEE Assembly Sequence

Prototype AIDA Enclosure Prototype mechanical design Based on 8cm x 8cm DSSSD evaluate prior to design for 24cm x 8cm DSSSD Compatible with RISING, TAS, 4  neutron detector 12x 8cm x 8cm DSSSDs 24x AIDA FEE cards 3072 channels Design complete Mechanical assembly in progress

Prototype AIDA Enclosure - Design drawings (PDF) available

AIDA Project Timeline November/December 2009 Systems integration (ASIC+Mezzanine+FEE) Bench tests February 2010 In-beam tests March 2010 Design revisions April 2010 ASIC engineering run FEE production run June 2010 Production delivery complete

Acknowledgements My thanks to: STFC DLIan Lazarus, Patrick Coleman-Smith, Jonathan Strachan & Paul Morrall STFC RAL Steve Thomas & Davide Braga Edinburgh Zhong Liu Liverpool Dave Seddon, Sami Rinta-Antila & Rob Page

Prototype AIDA FEE:

Design Study Conclusions 4’’ or 6” Si wafer technology? - integrated polysilicon bias resistors (15M  ) - separate coupling capacitors (require 22nF/200V+) Radiation damage mitigation measures essential - detector cooling required Noise specification (12keV FWHM) … “not unreasonable” Discriminator - low threshold ( 100nA - separate timing discriminator – higher threshold x1000 overload recovery ~  s achievable - depends on input pulse shape - optimisation requires more information