1 Moore’s Law – the Z dimension Sergey Savastiouk, Ph.D. April 12, 2001.

Slides:



Advertisements
Similar presentations
Assembly and Packaging TWG
Advertisements

July 14, 2010 San Francisco, California Marriott Hotel Assembly and Packaging.
FPC1011F Introduction of a new sensor package.
BEOL Al & Cu.
Center for Materials and Electronic Technologies
Loctite PSX-D and PSX-P Thermal Interface Materials
Wafer Level Packaging: A Foundry Perspective
Process Flow Steps Steps –Choose a substrate  Add epitaxial layers if needed –Form n and p regions –Deposit contacts and local interconnects –Deposit.
CMOS Process at a Glance
Laser Dicing (Wafer Cutting) by Laser-Microjet®
Robert Hsieh/Slide 1 Technology Trends and Manufacturing Considerations for Leading Edge 3D Packaging Lithography Oct 16, 2014 Robert Hsieh, Warren Flack,
ECE/ChE 4752: Microelectronics Processing Laboratory
Solar Power Program Clara Paola Murcia S. BS in Electrical Engineering (Universidad de Los Andes) Concentration in Power Systems / Minor in BA Semiconductor.
MonolithIC 3D  Inc. Patents Pending 1 The Monolithic 3D-IC A Disruptor to the Semiconductor Industry.
Process integration
The Deposition Process
MEMs Fabrication Alek Mintz 22 April 2015 Abstract
Chip Carrier Package as an Alternative for Known Good Die
Status and outlook of the Medipix3 TSV project
J. Salonen, “Flip Chip Bumping Process at VTT" [presentation for GPG], 16-March-2007 Flip Chip/Bumping Process at VTT Last modified March 16, 2007 By Jaakko.
Technology For Realizing 3D Integration By-Dipyaman Modak.
ISAT 436 Micro-/Nanofabrication and Applications MOS Transistor Fabrication David J. Lawrence Spring 2001.
McGill Nanotools Microfabrication Processes
Application of through-silicon-via (TSV) technology to making of high-resolution CMOS image sensors Name: Qian YU Student ID:
Fabrication of Active Matrix (STEM) Detectors
Lecture on Integrated Circuits (ICs)
1 IC Wafer Thinning Desired thickness goal for front-end ICs on modules is 150  Prototype results obtained so far have used mechanical thinning(grinding)
Presentation for Advanced VLSI Course presented by:Shahab adin Rahmanian Instructor:Dr S. M.Fakhraie Major reference: 3D Interconnection and Packaging:
General Semiconductor Packaging Process Flow
Avogadro-Scale Engineering: Form and Function MIT, November 18, Three Dimensional Integrated Circuits C.S. Tan, A. Fan, K.N. Chen, S. Das, N.
G. Parès – A. Berthelot CEA-Leti-Minatec GU project status.
1 9 MEMS Commercial Packages, Materials, and Equipment Ken Gilleo PhD ET-Trends LLC 84%
Lutz Hofmann Fraunhofer ENAS (Germany)
Comparison of various TSV technology
Nano/Micro Electro-Mechanical Systems (N/MEMS) Osama O. Awadelkarim Jefferson Science Fellow and Science Advisor U. S. Department of State & Professor.
1 Chemical Engineering Tools for Semiconductor Fabrication David Cohen, PhD AIChE Norcal Symposium April 12, 2005.
Chapter 4 Overview of Wafer Fabrication
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Chapter 2 Manufacturing Process March 7, 2003.
ES050 – Introductory Engineering Design and Innovation Studio 1 ECE Case Study Accelerometers in Interface Design – Part II Prof. Ken McIsaac
Flip Chip Technology Kim Dong Hwan Microwave Device Term Project
MIT Lincoln Laboratory NU Status-1 JAB 11/20/2015 Advanced Photodiode Development 7 April, 2000 James A. Burns ll.mit.edu.
Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 3, slide 1 Introduction to Electronic Circuit Design.
ADVANCED HIGH DENSITY INTERCONNECT MATERIALS AND TECHNIQUES DIVYA CHALLA.
2. Design Determine grating coupler period from theory: Determine grating coupler period from theory: Determine photonic crystal lattice type and dimensions.
Dynamic Behavior of MOS Transistor. The Gate Capacitance t ox n + n + Cross section L Gate oxide x d x d L d Polysilicon gate Top view Gate-bulk overlap.
Integration through Wafer-level Packaging Approach
Tom McMullen Week 8 25/3/2013 – 29/3/2013. LETI wafer thinning project flow Phase 1 IDProject NameOwnerDaysStartEnd 3-Feb10-Feb17-Feb24-Feb3-Mar10-Mar17-Mar24-Mar31-Mar5-Apr12-Apr19-Apr26-Apr.
MEMS Packaging ד " ר דן סתר תכן וייצור התקנים מיקרומכניים.
DAELIM PLAVIS Parts for SEMICONDUCTOR Vacuum Pick-up Tools ; To stable pick-up chips during packaging process. PLAVIS vacuum collets meet needs for processing.
1ICC Proprietary MEMS DEVICE WAFER LEVEL PACKAGING TECHNICAL PRESENTATION Customer Device Wafer.
PACKAGE FABRICATION TECHNOLOGY Submitted By: Prashant singh.
The medipix3 TSV project
Wafer bonding (Chapter 17) & CMP (Chapter 16)
Definition History Fabrication process Advantages Disadvantages Applications.
Low Mass, Radiation Hard Vertex Detectors R. Lipton, Fermilab Future experiments will require pixelated vertex detectors with radiation hardness superior.
Process integration 2: double sided processing, design rules, measurements
Infineon CoolIR2DieTM Power Module
Wafer bonding (Chapter 17) & CMP (Chapter 16)
Simplified process flow for bonding interface characterization
Presentation Outline Introduction to Chapman Instruments
3-D IC Fabrication and Devices
Jie-Hua Zhao, John Tellkamp, Vikas Gupta and Darvin Edwards
TECHNOLOGY TRENDS.
Production of 3D silicon pixel sensors at FBK for the ATLAS IBL
SCUBA-2 Detector Technology Development
Digital Integrated Circuits A Design Perspective
prototype PCB for on detector chip integration
(2) Incorporation of IC Technology Example 18: Integration of Air-Gap-Capacitor Pressure Sensor and Digital readout (I) Structure It consists of a top.
PiezoMEMS Foundry to Support Research Projects
Presentation transcript:

1 Moore’s Law – the Z dimension Sergey Savastiouk, Ph.D. April 12, 2001

2 Introduction: The next dimension is the Z dimension Step 1: Vertical miniaturization – thinning –Thinner is better –Thinning and handling problems and solutions Step 2: Vertical integration – stacking –Thru-Silicon vias –3D stacking for system-in-a-chip (SIP) Conclusion: 3D Wafer Level Packaging Presentation Overview Presentation Overview

Moore’s Law – the X-Y dimensions. The number of components on a surface of a chip would double every 18 – 24 months.

4 ? Si Moore’s Law - the Z dimension The number of components in 3D space would double every 18 – 24 months.

5 Packaging trends

6 Package and Chip Thickness

7 Wafer and Chip Thickness

8 Step 1: Vertical miniaturization – thinning Thinner is better Why to thin? Step 1: Vertical miniaturization – thinning Thinner is better Why to thin?

9 Thinner is better u WHY to thin ? u Better packaging density u More flexible u More reliable u Better thermal resistance u Better yields 50  m wafer.

10 Reduction of thickness by half provides 50% reduction in height and 30% in footprint of packaging Si H1 H2 Si Thinning for smaller space: Why to thin?

11 <100 micron thickness for improved reliability, requires damage-free silicon Hitachi Thinning for flexibility: Why to thin ?

12 Numerical results for reliability: Why to thin ? Thick chip: u = 700  m, b = 1000  m Thin chip: u = 50  m, b = 200  m

13 Improved Power Dissipation: Why to thin?

14 Step 1: Vertical miniaturization – thinning Thinning and handling problems and solutions How to thin? How to handle thinned wafers? Step 1: Vertical miniaturization – thinning Thinning and handling problems and solutions How to thin? How to handle thinned wafers?

15 Thinning alternatives Grinding (leaves damage) Polishing (leaves some damage) Wet etching (removes damage, but wet) Dry etching (removes damage) Silicon Damage

16 Si WAFER No induced electrical damage No vacuum pumps – excellent process control Etch rate suitable for mass production Atmospheric Downstream Plasma: How to thin?

17 Edge damage yield problems: How to handle? Damaged edges cause wafers to break

18 NoTouch™ wafer holding: How to thin? Atmospheric Downstream Plasma Holding Gas NoTouch Holder Wafer Back Side Maintains planarity of flexible wafers No contact with bumps

19 Silicon Damage Silicon No damage Damage-free wafer surface: How to thin ?

20 Damage free edges: How to thin?

21 After wet spin etching After grinding or polishingOld technologies After ADP etching New ADP technology Thinning alternatives: How to thin?

22 Die strength etching vs. grind & CMP: How to thin?

23 Wafer warp improvement

24 Damage Free Dicing (in development) Step 2. Controlled depth dicing Step 3. Apply top side tape Step 1. Grind Individual dice Step 4. Etch the backside to singulate

25 DBG vs. Damage Free Dicing DBG vs. Damage Free Dicing Sawed die showing chipping 40 micron thin ADP etched dice, rounded and smoothed Chip Shifts and Cracks No Chip Shifts and Cracks

26 Damage Free Dicing SEM pictures of the edges Die top

27 Step 2: Vertical integration – stacking How to thin and to bump on a backside in one step? How to stack? Step 2: Vertical integration – stacking How to thin and to bump on a backside in one step? How to stack?

28 Integration: SOC vs. SOB,SIP ? SIP SOB SOC

29 ADP Via Etch (continued)

30 ADP thinning of via ADP thinning of via (continued)

31 Thru-Silicon via

32 Back Side of a wafer with contact pad Thru-Silicon via results Silicon Metal SiO 2

33 Thru-Silicon via results Back side of a wafer with contact pads

34 Tru-CSP™ for front side up : project

35 Tru-CSP™ for opto-electronics: project

36 Tru-CSP™ with passive interposer : project

37 Tru-CSP™ face-to-face : project

38 Tru- 3D Stacking Tru- 3D Stacking : project

, $8m raised, ADP prototyping 1998, Ultra-thin handling prototyping 1999, $10m raised, Product development 2000, System sales and Thru-Silicon dev-t 2001, $18m raised, – Thru-Silicon dev-t hiring process engineers: Conclusion: History of Company

40 Thinning by ADP and NoTouch handling: – enables low cost damage free thinning – enables low cost damage free dicing Thinning by ADP with Thru-Silicon vias: – enables the new generation of low cost 3D stacking methods of chips and wafers for System-In-a-Package – brings front-end technologies to back-end applications Conclusion: Overall Summary