1 A Serializer ASIC at 5 Gbps for Detector Front-end Electronics Readout 1.Overview. 2.Test results of LOCs1, the 5 Gbps 16:1 serializer. 3.Test results.

Slides:



Advertisements
Similar presentations
Electrical Data Transmission on Flex Cables at 320 Mbps Peter Manning, Vitaliy Fadeyev, Jason Nielsen Santa Cruz Institute for Particle Physics University.
Advertisements

January 28th, 2010Clermont Ferrand, Paul Scherrer Institut DRS Chip Developments Stefan Ritt.
IEEE10/NSS R. Kass N A. Adair, W. Fernando, K.K. Gan, H.P. Kagan, R.D. Kass, H. Merritt, J. Moore, A. Nagarkar, S. Smith, M. Strang The Ohio State.
J.Ye / SMU May 18, 2015 GOL + SoS R & D Work at SMU 1.The Test of the GOL chip. 2.First test on the SoS driver chip and the submission of a dedicated test.
ASIC at SMU A brief history, and lessons to be learned. Two recent designs, the technical aspect: 1.A LC based Phase Locked Loop (PLL) 2.A 16:1 serializer.
The Design of a Low-Power High-Speed Phase Locked Loop Tiankuan Liu 1, Datao Gong 1, Suen Hou 2, Zhihua Liang 1, Chonghan Liu 1, Da-Shung Su 2, Ping-Kun.
LAr Frontend Board PRR Introduction 1.Overview of FEB functionality 2.FEB performance requirements 3.Development and evaluation of FEB 4.Organization of.
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
1 A 16:1 serializer for data transmission at 5 Gbps Datao Gong 1, Suen Hou 2, Zhihua Liang 1, Chonghan Liu 1, Tiankuan Liu 1, Da-Shun Su 2, Ping-Kun Teng.
Development of novel R/O electronics for LAr detectors Max Hess Controller ADC Data Reduction Ethernet 10/100Mbit Host Detector typical block.
20-24 September 2010, TWEPP, Aachen, Germany D. 1 Datao Gong On behalf of the ATLAS Liquid Argon Calorimeter Group Department of Physics,
Status of opto R&D at SMU Jingbo Ye Dept. of Physics SMU For the opto WG workshop at CERN, March 8 th, 2011.
Motivation Yang You 1, Jinghong Chen 1, Datao Gong 2, Deping Huang 1, Tiankuan Liu 2, Jingbo Ye 2 1 Department of Electrical Engineering, Southern Methodist.
U niversity of S cience and T echnology of C hina Design for Distributed Scheme of WCDA Readout Electronics CAO Zhe University of Science and Technology.
Development of a 20 GS/s Sampling Chip in 130nm CMOS Technology Jean-Francois Genat On behalf of Mircea Bogdan 1, Henry J. Frisch 1, Herve Grabas 3, Mary.
TOF Electronics Qi An Fast Electronics Lab, USTC Sept. 16~17, 2002.
A Serializer ASIC for High Speed Data Transmission in Cryogenic and HiRel Environment Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group.
Experimental results obtained from a 1.6 GHz CMOS Quadrature Output PLL with on-chip DC-DC Converter Owen Casha Department of Micro & Nanoelectronics University.
Switched capacitor DC-DC converter ASICs for the upgraded LHC trackers M. Bochenek 1,2, W. Dąbrowski 2, F. Faccio 1, S. Michelis 1 1. CERN, Conseil Européen.
Slide: 1International Conference on Electronics, Circuits, and Systems 2010 Department of Electrical and Computer Engineering University of New Mexico.
Bologna, 10/04/2003 Workshop on LHC Physics with High P t Muon in CMS R.Travaglini – INFN Bologna Status of Trigger Server electronics Trigger boards TB.
L.Royer– Calice DESY – July 2010 Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand R&D LPC Clermont-Fd dedicated to the.
SMU Report: R&D work for LAr upgrade May 4, UCSC Optical link for LAr upgrade readout Objectives: 1.Evaluate the 0.25  m Silicon on Sapphire.
Filip Tavernier Karolina Poltorak Sandro Bonacini Paulo Moreira
S.Veneziano – INFN Roma July 2003 TDAQ week CMA LVL1 Barrel status ATLAS TDAQ week July 2003.
The PLL consists of a phase frequency detector (PFD), a charge pump, a low pass filter, a voltage controlled oscillator (VCO), and a divider (divide by.
Introduction This work is supported by US-ATLAS R&D program for the upgrade of the LHC, and the US Department of Energy grant DE-FG02-04ER We are.
Evaluation of the Optical Link Card for the Phase II Upgrade of TileCal Detector F. Carrió 1, V. Castillo 2, A. Ferrer 2, V. González 1, E. Higón 2, C.
September 8-14, th Workshop on Electronics for LHC1 Channel Control ASIC for the CMS Hadron Calorimeter Front End Readout Module Ray Yarema, Alan.
1 Demo Link and the LOC Status Report 1.Demo Link status 2.LOC2 status 3.Irradiation tests on optical fiber 4.Summary Vitaliy for the SMU team.
Design studies of a low power serial data link for a possible upgrade of the CMS pixel detector Beat Meier, Paul Scherrer Institut PSI TWEPP 2008.
High-Speed Serial Optical Link Test Bench Using FPGA with Embedded Transceivers Serial optical data transmission provides a solution to High Energy Physics.
LOCx2, a Low-latency, Low-overhead, 2 × 5.12-Gbps Transmitter ASIC for the ATLAS Liquid Argon Calorimeter Trigger Upgrade Le Xiao, a,b Xiaoting Li, a Datao.
1 LAr high speed optical link studies: the status report on the LOC ASIC 1.The LOC ASIC, an introduction 2.The SOS technology 3.LOC1 test results 4.LOC2.
Installation and Commissioning of the ATLAS LAr Readout Electronics
The DRS2 Chip: A 4.5 GHz Waveform Digitizing Chip for the MEG Experiment Stefan Ritt Paul Scherrer Institute, Switzerland.
Some thoughts on the New Small Wheel Trigger Issues V. Polychronakos, BNL 10 May,
J.Ye / SMU Sept.4, 2007 Joint ATLAS CMS Opto-electronics working group, subgroup C 1 Report from sub-group C, Optical Link Evaluation Criteria and Test.
1 Status Report on the LOC ASIC 1.The LOC ASIC proposal 2.The SOS technology 3.LOC1 test results 4.LOC2 design status 5.Summary Datao Gong, Andy Liu, Annie.
Erik Jonsson School of Engineering & Computer Science Redundant SAR ADC Architecture and Circuit Techniques for ATLAS LAr Phase-II Upgrade Ling Du 1, Hongda.
SMU Report: R&D work for ID upgrade May 3, UCSC R&D work on gigabit optical link for ATLAS ID readout upgrade at SMU Objectives: 1.Evaluate.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
1 The Link-On-Chip (LOC) Project at SMU 1.Overview. 2.Status 3.Current work on LOCs6. 4.Plan and summary Jingbo Ye Department of Physics SMU Dallas, Texas.
1 Preparation to test the Versatile Link in a point to point configuration 1.Versatile Link WP 1.1: test the Versatile Link in a point to point (p2p) configuration.
Calorimeter Digitisation Prototype (Material from A Straessner, C Bohm et al) L1Calo Collaboration Meeting Cambridge 23-Mar-2011 Norman Gee.
SKIROC ADC measurements and cyclic ADC LPC Clermont-Ferrand Laurent ROYER, Samuel MANEN Calice/Eudet electronic meeting Orsay June.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
High speed signal transmission Jan Buytaert. Topics Electrical standards: CML,LVDS, SLVS Equalization. Testbench of a readout slice. Vacuum feed-throughs.
Opto Working Group Meeting Summary Tuesday 8 March 2011 Tobias Flick and Francois Vasey.
Standard electronics for CLIC module. Sébastien Vilalte CTC
J. Ye SMU Joint ATLAS-CMS Opto-electronics working group, April 10-11, 2008 CERN 1 Test Results on LOC1 and Design considerations for LOC2 LOC1 test results:
March 14, 2016 Report on SMU R&D work1 Link-On-Chip (LOC) 1st Prototype  Status:  Prototype chip with the clock unit (PLL), serializer, laser driver,
5 Gbps J. SMU 1 A Serializer for LAr Front-end electronics upgrade 1.Requirements and design philosophy. 2.Key features of the serializer.
LOCld – The fastest VCSEL driver in optical link for ATLAS Futian Liang USTC-IHEP, May. 3 rd, 2013.
1 Status report on the LAr optical link 1.Introduction and a short review. 2.The ASIC development. 3.Optical interface. 4.Conclusions and thoughts Jingbo.
August 24, 2011IDAP Kick-off meeting - TileCal ATLAS TileCal Upgrade LHC and ATLAS current status LHC designed for cm -2 s 7+7 TeV Limited to.
G.F. Tassielli - SuperB Workshop XI LNF1/11 02/12/2009 Status report on CLUster COUnting activities G. F. Tassielli on behalf of CLUCOU group SuperB Workshop.
1 ASIC Development for High Speed Serial Data Transmission from Detector Front-end to the Back-end 1.Overview. 2.Test results of LOCs1, a 5 Gbps 16:1 serializer.
Jitter and BER measurements on the CuOF prototype G. Dellacasa, G. Mazza – INFN Torino CMS Muom Barrel Workshop CERN, February 25th, 2011.
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
A 16:1 serializer for data transmission at 5 Gbps
Southern Methodist University
The Silicon-on-Sapphire Technology:
Overview of the project
Low Jitter PLL clock frequency multiplier
Ongoing R&D in Orsay/Saclay on ps time measurement: a USB-powered 2-channel 3.2GS/s 12-bit digitizer D.Breton (LAL Orsay), E.Delagnes (CEA/IRFU) Séminaire.
The Design of a Low-Power High-Speed Phase Locked Loop
LHCb calorimeter main features
VCSEL drivers in ATLAS Optical links
TELL1 A common data acquisition board for LHCb
Presentation transcript:

1 A Serializer ASIC at 5 Gbps for Detector Front-end Electronics Readout 1.Overview. 2.Test results of LOCs1, the 5 Gbps 16:1 serializer. 3.Test results of the LCPLL. 4.Test results of the CML driver. 5.Future work: LOCs6. Jingbo Ye On behalf of the ATLAS LAr Calorimeter Collaboration

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 Overview This R&D work for the upgrade of the readout of the Liquid Argon Calorimeter of ATLAS is funded by US-ATLAS and is carried out by the team of: D. Gong, C. Liu, T. Liu, and A. Xiang Department of Physics SMU Dallas, Texas J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 2

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 3 Overview: the Present LAr Optical Link The ATLAS detector The LAr front end electronics box There are 128 chs/FEB, 1524 FEBs read out by the link. Total data rate is over 2Tbps for LArg. Front End Crate Cryostat Back End Crate 150 m fiber

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 4 Overview: the proposed upgrade The tentative FEB2 architecture: Compared with FEB1: Major requirements on the optical link: 100 Gbps per FEB data bandwidth with 20% channel redundancy. A total bandwidth of about 150 Tbps. Low power: 80 W/FEB. Design goal for the link: 20 W. Radiation tolerant. L1 trigger on FEB: Gbps over one fiber. No redundancy. 2.Analog pipeline with associated logic. 3.Total of 11 ASICs and rad-tol qualified COTS. L1 trigger off FEB: 1.Stream data at 100 Gbps. 2.Parallel fiber optics with redundant channels. 3.Fewer ASICs, simpler design.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 5 Overview: concept and ASICs The Link-on-Chip (LOC) is a concept we proposed for the upgrade of ATLAS LAr FEB optical link. The ASIC technology has been chosen to be a commercial 0.25 μm silicon-on-sapphire CMOS technology. Over time the concept of the transmitting side of the 100 Gbps link has been evolved to be: MUX is the interface of the link to upstream electronics. LOCs6 is a 6-lane serializer. LOCld is a laser driver. For the moment we choose the laser to be a VCSEL. Packaging of these blocks has not been addressed. For the receiving side of the link we plan to use Serdes-embedded FPGAs. There we benefit from the developments in the Versatile Link common project. The most challenging part in this link is the serializer LOCs6. This is 6-lane serializer bank with redundancy switches. Each serializer needs to run at 8-10 Gbps. Details will be discussed later. MUX LOCs6 LOCldVCSEL ADC data MUX LOCs6 LOCldVCSEL ADC data 6 12-way fiber ribbon

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 6 Overview: ASIC protopye To check the serializer design, and to probe the highest speed possible with this technology, we submitted a prototype chip which we call SMU_P1. In this 3 mm × 3 mm tile, we have the following designs: LOCs1, a 5 Gbps 16:1 serializer. The LCPLL, a 5 GHz LC VCO based phase locked loop. The CML driver. A divide-by-16 circuit. A varactor, a voltage controlled capacitor. An SRAM block, designed by INFN Milano. SMU_P1 was submitted for fabrication in Aug The chips (143 of them) arrived at SMU in Nov Test setup was prepared during that time window. Here we report the test results of LOCs1, the LCPLL and the CML driver. SMU_P1 3 mm

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 7 The 5 Gbps Serializer LOCs1 LOCs1 A 16:1 serializer The design was carefully simulated and reviewed by a committee org.-ed by LAr. Test setup includes an FPGA based pattern generator, and a chip carrier board. A total of 12 carrier boards have been assembled.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 8 The 5 Gbps Serializer LOCs1 Eye mask test Eye mask at 5 Gbps. The mask is adapted from FC 4.25 Gbps and scaled up to 5 Gbps Simulation result at 5 Gbps

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 9 The 5 Gbps Serializer LOCs1 BER tests Bathtub scan at 5 Gbps. 138 ps Bathtub scan at 5.8 Gbps.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 10 The 5 Gbps Serializer LOCs1 Test results summary: 12 chips wired bonded to PCBs for testing. Five boards have problems: 2 Vcc shorts, 2 Vcc open, 1 with a stuck bit. They are all traced to the place where the chip is encapsulate: chip problems? Wire bonding problems? Tests on more chips will tell. For the 7 chips/PCBs that are working: Range (Gbps): min: 3.8 – 4.0, max: 5.7 – 6.2. Power (based on 1 chip): 507 mW at 5 Gbps. Output signal at 5 Gbps: Preliminary: also successfully tested 1. at LN2 temperature; 2. with Vcc down to 2.0 V for high reliability and cryogenic applications. amplitude (V)1.16 ± 0.03 Rise time (ps)52.0 ± 0.9 Fall time (ps)51.9 ± 1.0 Random jitter (ps)2.6 ± 0.6 Total deterministic jitter (ps)33.4 ± 6.7 DJ: periodic (ps)15.1 ± 3.4 DJ: data dependent (ps)3.0 ± 2.3 DJ: duty cycle (ps)15.2 ± 3.8 Total jitter at (ps)61.6 ± 6.9 Eye opening at ± 3.7)% Bathtub curve opening at (ps)122 ± 18 * * Limited by instrument. Need to update equipment.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics Report on the LOC ASIC. Opto WG at CERN, March The 5 GHz LCPLL LCPLL Fast, low power, low jitter, compared with ring oscillator based PLL. As of now no precise modeling of the C (varactor). The design was not optimized due to manpower/time limitation, but reviewed by the committee organized by LAr.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics Report on the LOC ASIC. Opto WG at CERN, March The 5 GHz LCPLL Test results. The output clock locks to the input clock. The jitter analysis.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics Report on the LOC ASIC. Opto WG at CERN, March The 5 GHz LCPLL Test results. Tuning range: 4.7 to 5.0 GHz. Simulation: 3.8 to 5.0 GHz. Possible cause: the first stage divider. Power consumption: 121 mW at 4.9 GHz. (compare: ring oscillator based PLL, 173 mW at 2.5 GHz ) lower limithigher limit Board ID VCO frequency (GHz) input freq (MHz) output freq (GHz) Ampl (pos – neg) (V) rise time (ps) fall time (ps) Random jitter RMS (ps) Deterministic jitter (ps)

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 14 The 5 GHz LCPLL Debug about the narrow tuning range, possible two causes: not a well behaved varactor, or the first stage divider. Varactor measurements (thanks to F.Lanni, S.Rescia and H.Chen at BNL) We use RN type varactors in the present design. Varactors behave well although the absolute values deviate from what are simulated.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 15 The 5 GHz LCPLL The first stage divider, the measurement: The simulation: We think that’s the cause. It can and will be fixed in the next design. The output exhibits an abnormal cycle when the control voltage (Vctrl) to the LCVCO is at1.5 V. LCVCO output when Vctrl = 1.5 V. The waveform is perfectly okay. The output of the first ÷2 has distorted waveform. The output of the CML to CMOS converter exhibits the same waveform as measured at the CML driver output.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 16 The CML driver The CML driver is a copy of the output driver used in LOCs1. We single out this driver to study the possibility of a 10 Gbps link. But we did not have time to optimize the design, again due to limited manpower and time before the submission. Test results. Output waveform, 5 GHz 200 mV/div. D+ D−D− D+ − D- Under investigation

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 17 The CML driver Test results. Without receiving side equalizer. With receiving side equalizer (FPGA), we tested this driver up to 11 Gbps (limited by instrument). Future tests. Understand the dip at ~6 GHz. Possible future improvements. Boost frequency response (pre- emphasize) at ~5 GHz. Good for 8 to 8.5 Gbps without signal equalization on the receiving side.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 18 Future work: LOCs6 To meet the challenges of a link of 100 Gbps per FEB, we propose: Two serializer chips per FEB with a 12-way fiber ribbon. The serializer LOCs6 block diagram is shown below. This way a 20% redundancy can be implemented. By sharing the clock unit, we hope to reduce the power. The plan: design LOCs6 in 2010 – 2011.

1.Overview 2.LOCs1 3.LCPLL 4.The CML driver 5.LOCs6 J. Ye, SMU Physics R&D at SMU for ATLAS Upgrade – CALOR2010, Beijing 19 Acknowledgements We thank US-ATLAS for providing the research funds. We hope that the funds will continue at a proper level to the work in the future. We are deeply grateful to Paulo Moreira for his kind help throughout the design of LOCs1. Without his support, we would not be possible to be here today to talk about this ASIC. We also would like to thank Fukun Tang, Mauro Citterio, Francesco Lanni and many other collaborators in our community for their kind help and support in this project. We would like to thank Suen and PK from IPAS for helping us in the test setup.