HINS BPM Overview N. Eddy For Instrumentation Dept.

Slides:



Advertisements
Similar presentations
TR6850系统介绍 TR-6850测试系统是针对电源管理和混合信号的集成电路测试所特别设计。
Advertisements

Phase µ Time Fout q = 360t*Fout TIME 360 PHASE TIME
D. Wei, Y. Huang, B. Garlepp and J. Hein
The World Leader in High-Performance Signal Processing Solutions 1.ADCs - Ping-Pong Architectures 2.ADCs – Driving Them 3.DACs – Sinc Compensation 4.DACs.
Multiplication Facts Review. 6 x 4 = 24 5 x 5 = 25.
1  1 =.
E NABLIA. Why is HF popular? Refraction of ionosphere allows medium and long-range radio communication (by skywave propagation) Relatively low-cost equipment.
HARP-B Local Oscillator
1 Chelmsford Amateur Radio Society Intermediate Licence Course Anthony Martin M1FDE Slide Set 7: v May-2009 (4) Receivers Chelmsford Amateur Radio.
DAQmx下多點(Multi-channels)訊號量測
QR026 High Sensitivity VME Tuner Performance Data
SPM system block diagram M67 Floating DSP board (PCI bus) 1 plug-in board with 16 ADCs and 16 DACs 16 bits resolution 32 Digital lines Dulcinea electronic.
1 JParc-K DAQ System Mircea Bogdan December 9-10, 2006.
The ESA MUSIC Project Design of DSP HW and Analog TX/RX ends Advanced Mobile Satellite Systems & Technologies presentation days ESA/ESTEC – November.
// RF Transceiver Design Condensed course for 3TU students Peter Baltus Eindhoven University of Technology Department of Electrical Engineering
Georgia Tech Digital Back-end µHRG interface Curtis Mayberry School of Electrical and Computer Engineering Georgia Institute of Technology January 13 th,
Digital Modulation The discontinuity between analog and digital modulation is that in analog modulation, there are theoretically an infinite number of.
DDC Signal Processing Applied to Beam Phase & Cavity Signals
Preliminary Design Review EVLA 1 st and 2 nd Local Oscillators.
Oscilloscope Watch Teardown. Agenda History and General overview Hardware design: – Block diagram and general overview – Choice of the microcontroller.
Circuit Simulation Some humbling thoughts… Manfred Wendt Fermilab.
Analog Devices FMCOMMS1-EBZ WINLAB – Rutgers University Date : April 22, 2013 Authors : Prasanthi Maddala,
Ultrafast 16-channel ADC for NICA-MPD Forward Detectors A.V. Shchipunov Join Institute for Nuclear Research Dubna, Russia
Capstone Fall 2005 GFX-One Guitar Processor Team Carpal Tunnel September 8, 2005.
1 Project supervised by: Dr Michael Gandelsman Project performed by: Roman Paleria, Avi Yona 26/4/2004 Multi-channel Data Acquisition System Final_A Presentation.
3/7/05A. Semenov Batch-by-Batch Intensity Monitor 1 Two-Channel Batch by Batch Intensity Monitor for Main Injector BBI.
APS BPM and power supply applications on micro-IOCs W. Eric Norum
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Digital Radio Receiver Amit Mane System Engineer.
Team 2 Yimin Xiao Jintao Zhang Bo Yuan Yang.  The project we propose is a digital oscilloscope with playback function that provides almost any function.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
The GNU in RADIO Shravan Rayanchu. SDR Getting the code close to the antenna –Software defines the waveform –Replace analog signal processing with Digital.
NEDA collaboration meeting at IFIC Valencia, 3rd-5th November 2010 M. Tripon EXOGAM2 project Digital instrumentation of the EXOGAM detector EXOGAM2 - Overview.
Beam phase and intensity measurement Grzegorz Kasprowicz Richard Jacobsson.
1 LLRF Pre-readiness review (26th May, 2009) 27/10/2015 LLRF performance and its limitation based on KEK's experiments Shin Michizono (KEK) KEK’s LLRF.
Mircea Bogdan, NSS2007 Oct. 27-Nov.3, 2007 – Honolulu, Hawaii1 Custom 14-Bit, 125MHz ADC/Data Processing Module for the KL Experiment at J-Parc M. Bogdan,
The ATF Damping Ring BPM Upgrade - Overview and Status - Manfred Wendt Fermilab for the ATF DR BPM Upgrade Collaboration N. Terunuma, J. Urakawa (KEK)
1 VeLo L1 Read Out Guido Haefeli VeLo Comprehensive Review 27/28 January 2003.
TRENDS IN BPM SYSTEM DESIGN The ATF Damping Ring BPM Upgrade Nathan Eddy Manfred Wendt Fermilab Low-ε-Ring Workshop 2011 Heraklion, Crete, Greece.
˜ SuperHeterodyne Rx ECE 4710: Lecture #18 fc + fLO fc – fLO -fc + fLO
Current (recycler) timing/trigger system appears to be sufficient for TeV BPMs - add injection event to beam sync - TSG FPGAs nearly full, but dropping.
Frank Ludwig, DESY Content : 1 Stability requirements for phase and amplitude for the XFEL 2 Next LLRF system for optimized detector operation 3 Limitations.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser 1 Frank Ludwig, DESY XFEL-LLRF-ATCA Meeting, 3-4 December 2007 Downconverter Cavity Field.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
Booster Dampers Update Nathan Eddy PIP Meeting 4/30/14.
The ATF Damping Ring BPM Upgrade Nathan Eddy, Eliana Gianfelice-Wendt Fermilab for the ATF Damping Ring BPM Team.
1 Linac/400 MeV BPM System Plans and Status Nathan Eddy PIP Meeting 9/7/11.
Present Uses of the Fermilab Digital Signal Receiver VXI Module Brian Chase,Paul Joireman, Philip Varghese RF Embedded Systems (LLRF) Group.
Domino Ring Sampler (DRS) Readout Shift Register
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
Status of the ATF Damping Ring BPM Upgrade Project Manfred Wendt for the ATF DR BPM collaboration.
18 December 2007 ATF Damping Ring BPM System Upgrade Joe Frisch, Justin May, Doug McCormick, Janice Nelson, Tonee Smith, Mark Woodley (SLAC) Charlie Briegel,
BPM stripline acquisition in CLEX Sébastien Vilalte.
Timing Board FPGA. Use existing IP version until firmware is ported to new FPGA FPGA Existing IP Carrier UCD Digital I/O TSG Timing Board.
1 Digital processing applications for DE2 card High Speed Digital Systems Lab Winter 2008/09  Instructor: Mony Orbach  Students : Avner Reisz, Natty.
Collaborations on Beam Instrumentation R&D – A personal view – Manfred Wendt Fermilab 11/21/2008Project X Instrumentation WG1.
ASTA Machine Protection System (MPS) Status and Commissioning Plan ASTA Machine Protection System (MPS) Status and Commissioning Plan Arden Warner Arden.
RF Spectrum Analyzer Dong-Yo Jheng 2012/07/12. RF (Radio Frequency) Frequency: 3 kHz ~ 300 GHz 2.
The ATF Damping Ring Beam Position Monitor System Manfred Wendt Fermilab for the ATF Damping Ring BPM Team.
Electronic workshop for Si-W ECAL
DCH FEE STATUS Level 1 Triggered Data Flow FEE Implementation &
ILC LLRF Status Ruben Carcagno, Brian Chase
12.4: SRF HOM Diagnostics: Experimental Results and Future Plans
Damping Ring EDR WP4: Instrumentation & Diagnostics
Manfred Wendt Fermilab for the ATF DR BPM Upgrade Collaboration
Manfred Wendt Fermilab for the ATF DR BPM Upgrade Collaboration
MTCA.4 Based Local Oscillator and Clock Generation Module for the European XFEL. Uroš Mavrič on Behalf of the MSK Group / DESY and ISE / Technical University.
A Software Defined Radio for the Masses, Part 4
FIGURE 1: SERIAL ADDER BLOCK DIAGRAM
Report on ATF2 Third Project Meeting ATF2 Magnet Movers ATF2 Q-BPM Electronics Is SLAC ILC Instrumentation Group a good name?
Presentation transcript:

HINS BPM Overview N. Eddy For Instrumentation Dept

BPM Hardware Overview 2 BPF LPF Trig Down Mix Cal (xxx) Timing (VME) LO (665) CLK (81.25) TRG Digital Receiver (VME) VME µP Motorola 5500 Q I beam position 4 button BPM pickup IF (15) beam VME BUS LAN PLL 4 ATT 4 CAN CTRL 325

Analog Signal Processing 4-ch. Analog downmixer – IN: 650 (2 nd harmonic), LO: 665.1, IF: 15.1 MHz – CAN-bus controlled gain, attenuator & cal system – Gain switchable, low-noise, high IP3 input gain stage – Image rejection (SSB) mixer – ~30 dB gain, ultralinear IF stage MHz BPF ATT LNA BPF LNA LPF SSB Mixer LO 0°0° 90° LNA LPF Directional Coupler IN 714MHz CF: 650MHz BW: 10MHz G: 14/-2 dB NF: 1dB dB 4 dB steps 1.6 dB loss MHz CF: 15.1 MHz BW: 4MHz G: 18 dBBW: 40 MHz OUT BW: 800 MHz G: 15 dB NF: 1dB Cal Tone Signal

8-Ch,14-bit, 125 MS/s VME Digitizer 4 BLOCK DIAGRAM FPGA Altera Cyclone III VME Drivers 4x32M DDR2 SDRAM JTAG EPCS4 Interface VME bus Oscillator CLK IN CLK OUT GATE TRIGGER TCLK SYNC IN SYNC OUT Generic Digitizer External Control Clock Driver (PLL & DIV) ADCADC ADCADC AC passive 8 Analog Inputs 4 Channels per Chip 125 MSPS, 500 MHz BW 4-ch serial ADC chips 8-ch, AC passive (or DC active) PLL/VCO CLK distribution SNR > 72 dB MHz)

FPGA Block Diagram 5 ADC Input 14 Bits 69 MHz NB Filter 1.4kHz output 16 Bits/ch 32 ch / NB Gate WB Gate(s) DDR RAM NB Data TBT Data Raw Data Σ 50Hz VME NB Data VME Raw Data TBT Filter DDC & average VME TBT Data 8 ch / Trigger DAQ SM Ch delays (clocks) Gates in Turns WB Gate(s) NB Gate 32 Registers VME NB Sums VME IRQ resetlatch reset latch 16 ch /

Narrowband Signal Processing Design footprint for 8 ADC channels 2 NCOs for beam and cal frequencies -> 16 DDCs 32 CIC Filters operating at 69 MHz 5 stage CIC uses 13 k LEs and <1% of RAM 1 Serial FIR Filter will process all 32 CIC Filter outputs 76 tap FIR (400 Hz BW, 500 Hz Stop, -120 db stopband) Decimate by 3 to 1.4 KSPS output 6 ADC Input 14 Bits 69 MHz X NCO (sin, cos) 24 Bits Phase (~1 Hz) I Q 16 Bits CIC 5 Stages R=16485 DDC 24 Bits 4.2 KSPS FIR (76 taps) LPF 500Hz Decimate 3 Bit Shift Select Significant Bits 20 Bits 4.2 KSPS 16 Bits 1.4 KSPS I Q - Denotes Peak Detectors to optimize scaling 28 pts ave to notch 50 Hz

Software Components 7 VME ECAN-2 PMC (1x) VME Timing K-TGF (1x) VME Digitizer (12x) CLK (64.9) TRG (Gate) A B C D INJ (BIS) 729 CAN Class ADC Interrupt I/Q Data DDC Configure Class KTGF Bucket Delay Turn Data Sample Count Class CALBox Control Status Class ATFBPM Class ATFBPMC AL Control Status Sample Control Interrupt Control Pos/ Int Data EPICS IOC Control Status Flash WB / NB Single/Multi-turn Diag. Mode Bucket Delay Turn Delay Diagnostic Flash Orbit Multi-turn VME HardwareMotorola 5500 µP Software (VxWorks) Ethernet

Raw Signals from 4/20/11 BPM 1 BPM 3 BPM 2 BPM 1 BPM 3 BPM 2

FFT of RAW Signals for 1 st BPM

DDC with Boxcar Filter ~4MHz BW Magn Diff/Sum filtered Sum filtered Magn Diff/Sum filtered Sum filtered

Questions What information is desired from the BPM? BW and update rate over the pulse? – Could have WB arrays & pulse averages Phase measurement (???) – Should produce relative phase along bpms able to detect changes in TOF – Could produce absolute phase if we make a reference bpm from RF… needs some further thought

Summary Hardware for standard bpms completely installed and working Firmware/Software for ATF project – Currently only provides 1024 ADC samples – Need to decide exactly what the Firmware should do…