MCP Electronics Time resolution, costs

Slides:



Advertisements
Similar presentations
April 28th, 2011Timing Workshop, Chicago Paul Scherrer Institute Limiting factors in Switched Capacitor Arrays Sampling speed, Timing accuracy, Readout.
Advertisements

ECE 5220 RFIC Technology & Design – Prof. Kwang-Jin Koh ECE 5220 RFIC HW -2 (Due: 03/05/2012, Hand in by the end of class time, 10:45AM) 1 Homework will.
24/05/2010Rui De Oliveira1 Resistive protections for Bulk Micromegas Rui de oliveira, Joerg Wotschack Venetios Polychronakos.
Multiplexed vs. Simultaneous Data Acquisition Using USB Devices Presented by: Rene Messier Company: Data Translation Company: Data Translation.
January 28th, 2010Clermont Ferrand, Paul Scherrer Institut DRS Chip Developments Stefan Ritt.
Ultrafast 16-channel ADC for NICA-MPD Forward Detectors A.V. Shchipunov Join Institute for Nuclear Research Dubna, Russia
Microchannel Plates signals, Picosecond timing, Design’s minimum performance.
Front end design Front end like SEQUOIA, except that both signal polarizations combined with ortho-mode transition. Entire signal band down-converted.
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
A few numbers. kT/C noise: limits the dynamic range Sampling capacitor: 60 fF (seen by the switch, post-layout) kT/C = sqrt( * 300K * 60fF)
ECE 442 Power Electronics1 Step Up Converter Close the switch to store energy in the inductor L Open the switch to transfer the energy stored in L to the.
Microwave Interference Effects on Device,
NA62 front end Layout in DM option Jan Kaplon/Pierre Jarron.
NA62 front end architecture and performance Jan Kaplon/Pierre Jarron.
The CMOS Inverter Slides adapted from:
Calorimeter upgrade meeting – CERN – October 5 th 2010 Analog FE ASIC: first prototype Upgrade of the front end electronics of the LHCb calorimeter E.
Development of a 20 GS/s Sampling Chip in 130nm CMOS Technology Jean-Francois Genat On behalf of Mircea Bogdan 1, Henry J. Frisch 1, Herve Grabas 3, Mary.
Switched capacitor DC-DC converter ASICs for the upgraded LHC trackers M. Bochenek 1,2, W. Dąbrowski 2, F. Faccio 1, S. Michelis 1 1. CERN, Conseil Européen.
SJD/TAB1 EVLA Fiber Selection Critical Design Review December 5, 2001.
In, Out , InOut , Gnd , Vdd, Source follower
A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology
R. Kass US LC Conference 1 Design and Fabrication of a Radiation-Hard 500-MHz Digitizer Using Deep Submicron Technology R. Kass The Ohio State University.
High-Speed Track-and-Hold Circuit Design October 17th, 2012 Saeid Daneshgar, Prof. Mark Rodwell (UCSB) Zach Griffith (Teledyne)
A. Matsuzawa, Tokyo Tech. 1 Nano-scale CMOS and Low Voltage Analog to Digital Converter Design Challenges Akira Matsuzawa Tokyo Institute of.
Design of a 10 Bit TSMC 0.25μm CMOS Digital to Analog Converter Proceedings of the Sixth International Symposium on Quality Electronic Design IEEE, 2005.
Interconnect Focus Center e¯e¯ e¯e¯ e¯e¯ e¯e¯ IWSM 2001Sam, Chandrakasan, and Boning – MIT Variation Issues in On-Chip Optical Clock Distribution S. L.
A New RF CMOS Gilbert Mixer With Improved Noise Figure and Linearity Yoon, J.; Kim, H.; Park, C.; Yang, J.; Song, H.; Lee, S.; Kim, B.; Microwave Theory.
A 30 GS/s 4-Bit Binary Weighted DAC in SiGe BiCMOS Technology
Calorimeter upgrade meeting – Phone Conference– May 5 th 2010 First prototyping run Upgrade of the front end electronics of the LHCb calorimeter.
Analog Building Blocks for P326 Gigatracker Front-End Electronics
Preamplifiers : BGA 2003 (Silicon MMIC amplifier): In general, the function of a preamp is to amplify a low-level signal to line-level. DESCRIPTION: Silicon.
EE 230: Optical Fiber Communication Lecture 12
Getting faster bandwidth HervéGrabas Getting faster bandwidth - Hervé Grabas1.
Sampling chip psTDC_02 Jean-Francois Genat – Herve Grabas Mary Heinz – Eric Oberla 1/27/ psTDC_02 presentation.
Jean-François Genat Fast Timing Workshop June 8-10th 2015 FZU Prague Timing Methods with Fast Integrated Technologies 1.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
H.Mathez– VLSI-FPGA-PCB Lyon– June , 2012 CSA avec reset pour s-CMS, bruit en temporel (Up-Grade TRACKER) (Asic R&D Version 1)
CMOS Analog Design Using All-Region MOSFET Modeling
- Herve Grabas - Ecole Superieure d’Electicite 1 Internship presentation - University of Chicago – 3 sept
PSX-R. What is the PSX-R? PSX-R is a separate high quality power supply PSX-R acts like a giant battery PSX-R supplies regulated smooth DC power to the.
ASICs1 Drain Current Digitizer Chip (DCD) Status and Future Plans.
Hugo Furtado CERN - Microelectronics Group 11th Workshop on Electronics for LHC and future Experiments Delay25, an ASIC for timing adjustment in LHC Delay25.
Chem. 133 – 2/14 Lecture.
DAQ ACQUISITION FOR THE dE/dX DETECTOR
EUROTeV Diagnostics WP5
Communication 40 GHz Anurag Nigam.
THE CMOS INVERTER.
HEC I chip design Short summary (J.Bán).
A 2 Gsps Waveform Digitizer ASIC in CMOS 180 nm Technology
HPD with external readout
A lecture for Arduino Course, Winter 2017/18
Estimate power saving by clock slowdown for s5378 in 180nm and 32nm CMOS Chao Han ELEC 6270.
Calibration On pixel calibration capacitor; 20fF
Rectifying Antenna Basic Design: Antenna – Transformer – Rectifying Diode Design problems: High enough voltage swing for the diode to switch Fast enough.
Analog to Digital Converters
1 Gbit/s Serial Link 1 Gbit/s Data Link Using Multi Level Signalling
Storage cell – Psec timing project
Rectifying Antenna Basic Design: Antenna – Transformer – Rectifying Diode Design problems: High enough voltage swing for the diode to switch Fast enough.
IBM 90nm Test Chip Results
Bunch Tiltmeter Steve Smith SLAC Snowmass July 16, 2001 Update date
Chis status report.
Rectifying Antenna Basic Design: Antenna – Transformer – Rectifying Diode Design problems: High enough voltage swing for the diode to switch Fast enough.
Jean-Francois Genat – Herve Grabas Mary Heinz – Eric Oberla
Beam Tests data vs Matlab simulations
TOF read-out for high resolution timing
Improved study of the cells
Beam Tests data vs Matlab simulations
A 12 bit 50 MS/s Dual Channel Time Domain Two Step ADC
A 12 bit 50 MS/s Dual Channel Time Domain Two Step ADC
Presentation transcript:

MCP Electronics Time resolution, costs

MCP signals simulation: 200ps rise time 400ps fall time Shot noise 50% Output noise 50% Signal/noise=30 Sampling frequency 10 - 100 GHz

MCP signals: 200ps rise time

Performance sensitivity to feature size 1 Input analog bandwidth limitations: - IO pads ESD protections Yes (RF diodes) + - Effective input signal load (R, L, C) No - Open switches parasitics Yes + 2 Sampling process - Switch resistance Yes + - Storage capacitance value No (kT/C limited) - Number of caps at a time No (constant ~ 4) - Aperture jitter Yes + - Dynamic range Yes Voltage supply dep .-

DLL’s Architecture (25ps sampling) 625 MHz clock in 16 cells 125ps 100ps 100ps 100ps 100ps 150ps 175ps 16 * 4 = 64 cells

Costs vs Sampling frequency Assuming sampling period proportionnal to feature size, scaled to 10GHz @ 250nm 90 130 250 180

Costs vs time resolution Assuming sampling period proportional to feature size scaled to 25mm2 design in 250nm 90 130 250 180