Clock & Control Card Status 29 July Martin Postranecky/Matt Warren

Slides:



Advertisements
Similar presentations
Clock and Control Status Matt Warren, on behalf of Martin Postranecky.
Advertisements

4x4 4 8x LVDS on HDMI ( 8x LVDS on SMA ? ) 8x LVDS on HDMI LVDS on SMA LVTTL on Lemo NIM on Lemo LVDS on SMA 4x LVDS on SMA 4x NIM on Lemo 2x NIM on Lemo.
New Corporate Identity Poster Design Cavendish Laboratory, Department of Physics, University of Cambridge Maurice Goodrick, Richard Shaw, Dave Robinson.
J. Jones (Imperial College London), Alt. GCT Mini-Meeting GCT Source Card.
New Corporate Identity Poster Design Department of Physics and Astronomy, University College London Erdem Motuk, Martin Postranecky, Matthew Warren, Matthew.
Clock & Control Card Status 31 March 2009 Martin Postranecky / Matt Warren.
M. Noy. Imperial College London Calice MAPS Adapter Card Review M. Noy 26 th June 2007.
SNIFFER CARD for PCI-express channel
1 Design of the Front End Readout Board for TORCH Detector 10, June 2010.
Objectives How Microcontroller works
GEM Electronic System Status New releases of electronic boards: ◦ MPD v 4.0 ◦ Backplane 5 slot short (for UVa design) ◦ APV Front-End with Panasonic connector.
Straw electronics Straw Readout Board (SRB). Full SRB - IO Handling 16 covers – Input 16*2 links 400(320eff) Mbits/s Control – TTC – LEMO – VME Output.
Xilinx CPLDs Low Cost Solutions At All Voltages. 0.35u CPLD Product Portfolio Complete Solutions for all Markets 0.18u 0.25u XC9500XL 3.3V 5.0 ns t PD.
28 June 2004 ATLAS SCT/Pixel TIM FDR/PRR Martin Postranecky: COSTS ESTIMATE1 ATLAS SCT/Pixel TIM FDR/PRR 28 June 2004 Physics & Astronomy HEP Electronics.
David Cussans/Scott Mandry, NIKHEF, October 2008 TLU v0.2.
CALICE C&C PROPOSAL - DRAFT -4- FOR COMMENTS & CORRECTIONS A) CLOCK : a) 3x EXTERNAL INPUTS : 1) 1x Diff. LVDS ( 2x SMA ) 2) 1x LVTTL/CMOS (?) ( 1x Lemo.
Atlas L1Calo CMX Card CMX is upgrade of CMM with higher capacity 1)Inputs from JEM or CPM modules – 40 → 160Mbps (400 signals) 2)Crate CMX to System CMX.
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
JRA3 DAQ Overview Matt Warren, on behalf of EUDET JRA3 DAQ Groups. Please see the following talks from the JRA3 Parallel Session for more detail: DAQ and.
11 October 2002Matthew Warren - Trigger Board CDR1 Trigger Board CDR Matthew Warren University College London 11 October 2002.
CMX status and plans Yuri Ermoline for the MSU group Level-1 Calorimeter Trigger Joint Meeting CERN, October 2012,
4x4 4 8x LVDS on HDMI ( 8x LVDS on SMA ? ) 8x LVDS on HDMI LVDS on SMA LVTTL on Lemo NIM on Lemo LVDS on SMA 4x LVDS on SMA 4x NIM on Lemo 2x NIM on Lemo.
TTC for NA62 Marian Krivda 1), Cristina Lazzeroni 1), Roman Lietava 1)2) 1) University of Birmingham, UK 2) Comenius University, Bratislava, Slovakia 3/1/20101.
1 SysCore for N-XYTER Status Report Talk by Dirk Gottschalk Kirchhoff Institut für Physik Universität Heidelberg.
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
XFEL In-kind Review Committee Meeting, 11 May 2009 Parliament British Museum XFEL clock and control system In kind contribution proposal Development and.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixture for software 9th June 2009.
DAQ PC CALICE DAQ architecture Detector Unit : ASICs DIF : Detector InterFace connects Generic DAQ and services LDA : Link / Data Aggregator – fanout /
E. Hazen - DTC1 DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University.
E. Hazen1 MicroTCA for HCAL and CMS Review / Status E. Hazen - Boston University for the CMS Collaboration.
Enhancement Presentation Carlos Abellan Barcelona September, 9th 2009.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
HO / RPC Trigger Links Optical SLB Review E. Hazen, J. Rohlf, S.X. Wu Boston University.
Development of T3Maps adapter boards
DAQ and TTC Integration For MicroTCA in CMS
IAPP - FTK workshop – Pisa march, 2013
AMC13 T1 Rev 2 Preliminary Design Review E. Hazen Boston University
Status of the ODR and System Integration 31 March 2009 Matt Warren Valeria Bartsch, Veronique Boisvert, Maurice Goodrick, Barry Green, Bart Hommels,
Current DCC Design LED Board
AHCAL Beam Interface (BIF)
CCS Hardware Test and Commissioning Plan
APV Readout Controllers DAQ
Plans for TLU v0.2.
BCTW calibration status and future
FMC adapter status Luis Miguel Jara Casas 5/09/2017.
MicroTCA Common Platform For CMS Working Group
Carlos Abellan Milano, May 18th 2016
Hall A Compton Electron detector overview
CDR Project Summary and Issues
Trigger status Fan-out Trigger processor
QUARTIC TDC Development at Univ. of Alberta
Front-end electronic system for large area photomultipliers readout
Debug & Download DIL for USB MCU
PRODUCTION BOARDS TESTING
Master I/O Connectors PL12 PL14 PL21 PL20 PL17.
UK ECAL Hardware Status
Digital Atlas Vme Electronics - DAVE - Module
Clock & Control Card Status 29 July Martin Postranecky/Matt Warren
Combiner functionalities
Trigger status Fan-out Trigger processor
40-pin DIL BREAK-OUT HEADER (incl. 4x diff. pairs 2V5 LVDS ) 3 32
XFEL 2D Pixel Clock and Control System Train Builder Meeting, UCL 11 May 2010 Erdem Motuk, Martin Postranecky, Matt Warren, Matthew Wing,
PCB-1 HEADER / CONNECTOR
clock DELAY CPLD RS232 DEBUG 4x 8way DIL CLOCK ~50 MHz ASYNC SW
PRODUCTION BOARDS TESTING
BOC1 Run Thru: Agenda 14h30 Start CB Local Meeting 16h00 Break for Tea
16 ( incl. 2x diff. pairs 2V5 LVDS )
Clock & Control Timing and Link 29 July 2008 Matt Warren Maurice Goodrick, Bart Hommels, Marc Kelly, ABSTRACT: A data acquisition system is described.
Command and Data Handling
Clock & Control Timing and Link 29 July 2008 Matt Warren Maurice Goodrick, Bart Hommels, Marc Kelly, ABSTRACT: A data acquisition system is described.
Presentation transcript:

Clock & Control Card Status 29 July 2008 Martin Postranecky/Matt Warren ABSTRACT: A data acquisition system is described which will be used for the next generation of prototype calorimeters for the International Linear Collider and could also be used for the final system. The design is sufficiently generic such that it should have applications elsewhere, be they other ILC detectors or within High Energy Physics in general: e.g. this could be applied to LHC upgrade apparatus. The concept of moving towards a "backplaneless" readout is pursued. A strong under-pinning thread here is to attempt to make use of commercial components and identify any problems with this approach. Therefore the system should be easily upgradable, both in terms of ease of acquiring new components and competitive prices. The conceptual design, both hardware and software, of the data acquisition system for the ILC calorimeter will be discussed. Results and tests already done will then be shown indicating both the potential and limitations of the approach.

C&C Logic and Interfaces (UPDATE) CPLD (XCR3128XL-7) replacing many jumpers and switch logic RS232 interface as a means of control Many buffers, 0Ω resistors and solder links for better signal integrity, isolation and configuration Signal Inputs: CLOCK 1x LVDS (SMA DC) 1x LVTTL DC (Lemo) 1x NIM/TTL (Lemo) AC/DC ASYNC LVDS (SMA) DC ECL (2 pin LEMO) AC Controls (SYNCCMD, BUSY etc. + more) 4x LVDS (SMA) 4x NIM/TTL (Lemo) AC/DC Signal Outputs: CLOCK 2x LVTTL on Lemo 2x NIM on Lemo 2x LVDS on SMA 8x LVDS on DIL Header TRAINSYNC LVTTL on Lemo GEN (was Busy) LVDS on SMA NIM on Lemo OC-TTL on Lemo Spare (DATA_D2L) HDMI I/O: x8 - LVDS AC/DC OUT: CLOCK ASYNC TRAINSYNC IN: GEN (was BUSY) SPARE(DATA_D2L) *NO RJ45 29 July 08 Martin Postranecky/Matt Warren - C&C Status

Martin Postranecky/Matt Warren - C&C Status Overview Schematic NOTES: CPLD + Gates Busy == Gen Added SPARE line Delayed clock option 4x 8 way DIL to CPLD CLOCK AUTO/ XTAL SW LVDS on SMA LVTTL on Lemo 8x LVDS on HDMI NIM/TTL on Lemo MPX +PLL 8x LVDS on SMA 2x LVTTL on Lemo ~50 MHz 2x NIM on Lemo X-TAL ASYNC clock LVDS on SMA SW 8x LVDS on HDMI ECL on 2pin Lemo DELAY Controls (SYNCCMD, BUSY-IN etc) 4x LVDS on SMA 4x NIM on Lemo 4x 4 SW-2 5->1 4 8x LVDS on HDMI GEN (was BUSY) LVDS on SMA CPLD (Xilinx Coolrunner XCR3128XL-7) SW-3 2->1 NIM on Lemo 8x LVDS on HDMI o/c TTL on Lemo 4 SPARE (DATA_D2L) 8x LVDS on HDMI LVTTL on Lemo RS232 DEBUG 4x 8way DIL PCB Header 29 July 08 Martin Postranecky/Matt Warren - C&C Status

Martin Postranecky/Matt Warren - C&C Status Some Hardware Details Clock: PLL/MUX - ICS581-02 +/-150 ps jitter 45min/55max Duty Cycle Failover if external clock missing for 3 cycles. Local Osc. 100 MHz/2 = 50% duty-cycle 50MHz CPLD: Xilinx CoolRunner XPLA3 XCR3128XL-7 3.3V, low power 128 macrocells with 3,000 usable gates 5.5ns pin-to-pin logic delays Extra IO via IDC header. Single PCB with connectors at the edge (big!) Separate PSU Clock Delay Option to CPLD – 64x0.5ns? For signal deskew (CLOCK unaffected) 29 July 08 Martin Postranecky/Matt Warren - C&C Status

Martin Postranecky/Matt Warren - C&C Status Rough Board Layout Notes: Eurocard size (234x220mm) SMAs Vertical 29 July 08 Martin Postranecky/Matt Warren - C&C Status

Martin Postranecky/Matt Warren - C&C Status Status/Schedule UPDATE Schematic DONE. Double checked But getting mods (delay) Layout Initial: in-progress, may be done now. Final: mid-Aug (was mid-June) Manufacture Mid-Sept (was July/Aug) 29 July 08 Martin Postranecky/Matt Warren - C&C Status