PID meeting SCATS Status on front end design

Slides:



Advertisements
Similar presentations
TDC in ACTEL FPGA Tom Sluijk Wilco Vink Albert Zwart Fabian Jansen.
Advertisements

MICE Tracker Front End Progress Tracker Data Readout Basics Progress in Increasing Fraction of Muons Tracker Can Record Determination of Recordable Muons.
6 June 2002UK/HCAL common issues1 Paul Dauncey Imperial College Outline: UK commitments Trigger issues DAQ issues Readout electronics issues Many more.
Time Division Multiplexing School of Physics and Astronomy Department of Particle Physics Elissavet Papadima 29/5/2014.
U niversity of S cience and T echnology of C hina Design for Distributed Scheme of WCDA Readout Electronics CAO Zhe University of Science and Technology.
TOF Electronics Qi An Fast Electronics Lab, USTC Sept. 16~17, 2002.
The GANDALF Multi-Channel Time-to-Digital Converter (TDC)  GANDALF module  TDC concepts  TDC implementation in the FPGA  measurements.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
First ideas for the Argontube electronics Shaper, simulations Block Diagram for analog path Delta Code Data Reduction Bus system, Controller Max.
The DRS2 Chip: A 4.5 GHz Waveform Digitizing Chip for the MEG Experiment Stefan Ritt Paul Scherrer Institute, Switzerland.
FPGA firmware of DC5 FEE. Outline List of issue Data loss issue Command error issue (DCM to FEM) Command lost issue (PC with USB connection to GANDALF)
TDC in ACTEL FPGA Tom Sluijk Hans Verkooijen Albert Zwart Fabian Jansen.
KLM Trigger Status Barrel KLM RPC Front-End Brandon Kunkler, Gerard Visser Belle II Trigger and Data Acquistion Workshop January 17, 2012.
Status of the n-XYTER testing Knut Solvag, Gerd Modzel, Christian Schmidt, Markus Höhl, Andrea Brogna, Ullrich Trunk, Hans-Kristian Soltveit CBM.
09/02/20121 Delay Chip Prototype & SPI interface Joan Mauricio La Salle (URL) 15/02/2013.
18/05/2000Richard Jacobsson1 - Readout Supervisor - Outline Readout Supervisor role and design philosophy Trigger distribution Throttling and buffer control.
Pisa - Apr. 28th, The Trigger System Marco Grassi INFN - Pisa.
Juin 1st 2010 Christophe Beigbeder PID meeting1 PID meeting Electronics Integration.
Mai 31th 2011 Christophe Beigbeder PID meeting1 ETD meeting Test setup : Activities in Bari, Univ of Maryland and at Orsay Test setup : Activities in Bari,
FPGA based signal processing for the LHCb Vertex detector and Silicon Tracker Guido Haefeli EPFL, Lausanne Vertex 2005 November 7-11, 2005 Chuzenji Lake,
1 D. BRETON 1, L.LETERRIER 2, V.TOCUT 1, Ph. VALLERAND 2 (1) LAL ORSAY - France (2) LPC CAEN - France Super Nemo Absolute Time Stamper A high resolution.
C.Beigbeder, D.Breton, M.El Berni, J.Maalmi, V.Tocut – LAL/In2p3/CNRS L.Leterrier, S. Drouet - LPC/In2p3/CNRS P. Vallerand - GANIL/CNRS/CEA SuperB -Collaboration.
November 16th 2011 Christophe Beigbeder 1 ETD meeting PID Integration.
SKIROC status Calice meeting – Kobe – 10/05/2007.
Tomasz Hemperek, STATUS OF DHPT 1.0 PXD/SVD Workshop 5 th February 2013.
SuperB-DCH S ervizio E lettronico L aboratori F rascati 1LNF-SuperB Workshop – September 2010G. Felici DCH FEE STATUS Some ideas for Level 1 Triggered.
Organization for Micro-Electronics desiGn and Applications Last results on HARDROC 3 OMEGA microelectronics group Ecole Polytechnique CNRS/IN2P3, Palaiseau.
TDC status and to do 1. Status of TDC design 2. List of future activities.
Straw readout status Run 2016 Cover FW SRB FW.
End OF Column Circuits – Design Review
"North American" Electronics
DAQ ACQUISITION FOR THE dE/dX DETECTOR
OMEGA3 & COOP The New Pixel Detector of WA97
CLUster TIMing Electronics Part II
DCH FEE STATUS Level 1 Triggered Data Flow FEE Implementation &
ETD meeting Architecture and costing On behalf of PID group
vXS fPGA-based Time to Digital Converter (vfTDC)
Journées VLSI-FPGA-PCB Juin 2010 Xiaochao Fang
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
LHC1 & COOP September 1995 Report
PID meeting SNATS to SCATS New front end design
Christophe Beigbeder PID meeting
HR3 status.
Integrated Circuits for the INO
FPGA IRRADIATION and TESTING PLANS (Update)
ETD meeting Electronic design for the barrel : Front end chip and TDC
From SNATS to SCATS C. Beigbeder1, D. Breton1,F.Dulucq1, L. Leterrier2, J. Maalmi1, V. Tocut1, Ph. Vallerand3 1 : LAL Orsay, France (IN2P3 – CNRS) 2 :
Christophe Beigbeder PID meeting
DCH FEE 28 chs DCH prototype FEE &
CMS EMU TRIGGER ELECTRONICS
Upgrade of the ATLAS MDT Front-End Electronics
Vertex 2005 November 7-11, 2005 Chuzenji Lake, Nikko, Japan
Muon Recording Studies and Progress for the MICE Tracker
Christophe Beigbeder PID meeting
Christophe Beigbeder/ PID meeting
Christophe Beigbeder/ ETD PID meeting
Status of n-XYTER read-out chain at GSI
PID electronics for FDIRC (Focusing Detector of Internally Reflected Cherenkov light) and FTOF (Forward Time of Flight) Christophe Beigbeder and Dominique.
NA61 - Single Computer DAQ !
SKIROC status Calice meeting – Kobe – 10/05/2007.
Tests Front-end card Status
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
Stefan Ritt Paul Scherrer Institute, Switzerland
The Trigger System Marco Grassi INFN - Pisa
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
PID meeting Mechanical implementation Electronics architecture
TOF read-out for high resolution timing
Electronics for the PID
Orsay Talks Christophe : General questions and future developments.
Preliminary design of the behavior level model of the chip
Presentation transcript:

PID meeting SCATS Status on front end design Preliminary simulation of the readout part Next steps Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting SCATS Instantaneous Dead time ~25ns Readout dead time Output Max speed~20 MHz Push the data Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Performances Already measured : Resolution , Linearity … => SNATS matches our requirements. Expected : Dead time at the input : 25 ns. Matches the background input max frequency with a a large safety factor Readout : Number of data words per event 4 3 2 1 Readout frequency per channel (All channels fired) 1,25 MHz 2,5 MHz 5 MHz Max readout frequency per channel (only one channel fired) 5 MHz 10 MHz 20 MHz Match the 70ns and 150 KHz Trigger requirements. The complete chain up to the sector concentrator has to mach the 4 us trigger latency. Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Front end Upgrade Gray encoder : scheme, simulation & layout : done - Shift by « 1 »  New design of the ouputs - New design of the canal zero Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Front end Upgrade Matching between DLL & counter (Synchronizer) :  New conditions implemented If canal 31 with 2 hits coarse  canal 0 If canal 0 with 1 hit coarse  canal 31 Layout to finish Scheme, simulation & layout : done Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Front end Upgrade Input channel inhibit : - Inhibition of the channel input  check the state of the input stage in the Hit synchroniser Scheme, simulation & layout done Readout bus for the time registers - 16 independant channels: 16x 16 bit tri state bus (4 commands) to multiplex 4 x 16 bit registers Schemes done & Layout under design Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Front end Upgrade DLL : - Problem on the bloc lock control:  sensitivity of the lock of the DLL to the duty cycle Scheme, simulation & layout done Test : - Do we keep the possibility to visualise the charge pump output .  New analog buffer to be designed nothing done Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Front end Upgrade LVDS receiver : Differential input stage (NMOS)  Scheme, simulation & Layout to be done - Redesign of the hit output buffer :  Buf15 from vendor library corelib3B (existing solution) - Power supplies has to be separated between hits et clk:  Schemes, simulation & Layout to be done - Signal input polarity selection : Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Front end Upgrade others: - Suppression of the test channel Schemes done ; Layout to be done - More configuration bits needed for setup  new setup registers Schemes, simulation et Layout to be done Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Readout Upgrade Design of the readout part is done in Verilog First step : targeted in a Actel family FPGA in order to have a first post synthese evaluation of the performance . first level simulation Ram size : 16 bits x 1 up to 4 words per event x 16 or 32 or … events per channel . The size has to be define very soon to order the Ram to the vendor and start the design with Cadence design kit. Next step: readout behavior simulation with : 50 ns input dead time ( max expected performance ) 40 KHz readout frequency per channel 80 MHz deasy chain readout scrutation 150 KHz input noise with the good distribution law… Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting One channel . 2 consecutive hits Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting 1 channel / 4 words per channel Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting 16 channels / 2 words Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting 16 channels fired and channel 0 One word . Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Next steps Complete simulation tests. Comportemental behavior model ( Verilog, C. VHDL ) Readout part in Actel FPGA for 16 channels Gate level simulation of one complete channel (fine + coarse TDC + readout) Ram implementation: ensure size compatibility between Ram & FE channel heights - Error bit in the first word - New output buffer for data bus to the FPGA - Integration of a 2nd gray counter ( SEU) - Output fifo bypass in test mode Christophe Beigbeder PID meeting Sept 27 2010

Christophe Beigbeder PID meeting Milestones Submission: Shared wafer in a dedicated run (with IRFFU): very end of Dec. 2010 or MPW run: beginning of Dec. 2010 1rst prototype: around 3 months later. Christophe Beigbeder PID meeting Sept 27 2010