The CSOI approach for integrated micro channels

Slides:



Advertisements
Similar presentations
Radiation damage in silicon sensors
Advertisements

H.-G. Moser Max-Planck-Institut für Physik MPI Semiconductor Laboratory (Halbleiterlabor: HLL) Common project of the: Max-Planck-Institut fuer Physik (Werner.
H.-G. Moser Max-Planck-Institut fuer Physik 2 nd open meeting July 4, 2008 Report on PXD Session.
2nd Open Meeting of the SuperKEKB Collaboration, KEK, March 2009 Ladislav Andricek, MPI fuer Physik, HLL 1 DEPFET Sensor R&D and Prototyping - Status -
ASE Flip-Chip Build-up Substrate Design Rules
SiPM Interconnections to 3D electronics Jelena Ninkovic Max-Planck-Institute for Physics, Munich, Germany SiMPs basics Why do we need 3D interconnections.
R. H. Richter et al - VERTEX 2002 Kailua-Kona, DEPFET sensors for a LC vertex detector (1) »DEP(leted)F(ield)E(ffect)T(ransistor) operation.
20th RD50 Workshop (Bari)1 G. PellegriniInstituto de Microelectrónica de Barcelona G. Pellegrini, C. Fleta, M. Lozano, D. Quirion, Ivan Vila, F. Muñoz.
Status and outlook of the Medipix3 TSV project
J. Salonen, “Flip Chip Bumping Process at VTT" [presentation for GPG], 16-March-2007 Flip Chip/Bumping Process at VTT Last modified March 16, 2007 By Jaakko.
Fabian Hügging – University of Bonn – February WP3: Post processing and 3D Interconnection M. Barbero, L. Gonella, F. Hügging, H. Krüger and.
Hamburg, Marcel Trimpl, Bonn University A DEPFET pixel-based Vertexdetector for TESLA 55. PRC -MeetingHamburg, Mai 2003 M. Trimpl University.
17/06/2010UK Valencia RAL Petals and Staves Meeting 1 DC-DC for Stave Bus Tapes Roy Wastie Oxford University.
Multilayer thin film technology for the STS electronic high density interconnection E. Atkin Moscow Engineering Physics Institute (State University) –
ECFA ILC Workshop, November 2005, ViennaLadislav Andricek, MPI für Physik, HLL DEPFET Project Status - in Summary Technology development thinning technology.
M.Oriunno, SLAC Stave cable and module options. M.Oriunno, SLAC Background - module The IBL electrical unit for data output is a single chip The use of.
Thermo-mechanical activities at Valencia V. Castillo, C. Lacasta, A. Oyanguren, P. Ruiz PXD support (IFIC - Valencia) 26/7/2011.
Marc Anduze – 09/09/2008 Report on EUDET Mechanics - Global Design and composite structures: Marc Anduze - Integration Slab and thermal measurements: Aboud.
LCWS08, Chicago, November 2008 Ladislav Andricek, MPI fuer Physik, HLL 1 DEPFET Active Pixel Sensors - Status and Plans - Ladislav Andricek for the DEPFET.
Interconnection in IC Assembly
C. Kiesling, 1st Open Meeting of the SuperKEKB Collaboration, KEK, Dec , The DEPFET-Project: European Collaboration for a Pixel SuperBelle.
11 June 2015 Thomas Bergauer (HEPHY Vienna) Belle II SVD beam Test SPS 2015 SPS users meeting.
The Development of the Fabrication Process of Low Mass circuits Rui de Oliveira TS-DEM.
SuperKEKB 3nd open meeting July 7-9, 2009 Hans-Günther Moser MPI für Physik Sensor and ASIC R&D Sensor Prototype Production: running, ASICs: Switcher,
DOE CD-2/3a Review of the BTeV Project – December 14-16, BTeV Pixel Detector Pixel Module Assembly and Half-Plane Assembly Guilherme Cardoso James.
Status report Pillar-1: Technology. The “Helmholtz-Cube” Vertically Integrated Detector Technology Replace standard sensor with: 3D and edgeless sensors,
DEPFET Workhop, Ringberg, June Ladislav Andricek, MPG Halbleiterlabor Lessons learned from EMCMs assembly status - next steps.
Spanish Linear Collider Meeting, Valencia, December 2012 Ladislav Andricek, MPI für Physik, HLL 1 DEPFET APS for future collider applications -Status and.
Thinning and Interconnection DEPFET Meeting, Valencia, Sept Ladislav Andricek, MPI für Physik, HLL  update on thinning  samples for thermal mock-ups.
Particle Physics School Colloquium, May C. Koffmane, MPI für Physik, HLL, TU Berlin  DEPFETs at ILC and Belle II  Module Concept  results with.
7th PXD/SVD Workshop, Prague, January 2015 Rainer Richter, MPG Halbleiterlabor 1 Pilot Run - Status and Plans PXD9-6 Rainer Richter for the MPG Halbleiterlabor.
Low Mass Alice Pixel Bus Rui de Oliveira TE/MPE/EM 6/9/20161Rui de Oliveira Alice worshop.
PACKAGE FABRICATION TECHNOLOGY Submitted By: Prashant singh.
1 FANGS for BEAST J. Dingfelder, A. Eyring, Laura Mari, C. Marinas, D. Pohl University of Bonn
Hybrid Boards for PXD6 5th International Workshop on DEPFET Detectors and Applications Sept Oct Christian Koffmane 1,2 1 Max-Planck-Institut.
VXD Workshop, Valencia, Jan Ladislav Andricek, MPG Halbleiterlabor 1 pilot module assembly - lessons learned -
H. Krüger, , DEPFET Workshop, Heidelberg1 System and DHP Development Module overview Data rates DHP function blocks Module layout Ideas & open questions.
Low Mass, Radiation Hard Vertex Detectors R. Lipton, Fermilab Future experiments will require pixelated vertex detectors with radiation hardness superior.
6 th Belle PAC, KEK, February 26 and PXD - EVO, 5/March/2012 Ladislav Andricek, MPI für Physik, HLL 1
H.J.Simonis, IEKP Uni-Karlsruhe, SuperKEKB meeting, KEK 18.mar 2009 Thermal studies for the DEPFET Pixel Detector IFIC – University of Valencia (Spain)
Jelena Ninković Testing PXD6 - summary and plans Jelena Ninkovic for the HLL team.
B2GM, Nov 2014 Laci Andricek, MPG Halbleiterlabor 1 PXD Module Assembly - Overview and SWB bumping -
H.-G. Moser, 6 th PXD/SVD workshop, Pisa, Oct PXD Summary 1 DEPFET Sensors production yield inter-metal insulation EMCM electronic tests ASICs Schedule.
On-Module Interconnection and CNM Projects DEPFET Meeting, Bonn, February Ladislav Andricek, MPI für Physik, HLL  update on thinning  samples.
TILC08, Sendai, March DEPFET Active Pixel Sensors for the ILC Marcel Vos for the DEPFET Collaboration (
B2GM, Nov 2014 Laci Andricek, MPG Halbleiterlabor 1 PXD Ladder Assembly - Conceptual design of jigs -
PIXEL 2000 P.Netchaeva INFN Genova 0 Results on 0.7% X0 thick Pixel Modules for the ATLAS Detector. INFN Genova: R.Beccherle, G.Darbo, G.Gagliardi, C.Gemme,
PXD ASIC Review, July 2015 Ladislav Andricek, MPG Halbleiterlabor Belle II PXD ASIC Review, the 2 nd …….. 1.
SOI for Belle II PXD DEPFET Meeting, Bonn, February Ladislav Andricek, MPI für Physik, HLL  update on thinning  samples for thermal mock-ups 
1 Test of Electrical Multi-Chip Module for Belle II Pixel Detector DPG-Frühjahrstagung der Teilchenphysik, Wuppertal 2015, T43.1 Belle II Experiment DEPFET.
1 May, 2009 Ladislav Andricek, MPI für Physik, HLL Interconnection Sensor - ASICs SuperBelle (and ILC) Ladder: -: MCM – ASICs in different technologies.
DEPFET workshop, Kloster Seeon, May 2014 Summary 1 Highlights Technical Coordination TB report schedule remarks.
Marc Anduze – EUDET Meeting – PARIS 08/10/07 Mechanical R&D for EUDET module.
PXD ASIC Review, Oct Ladislav Andricek, MPG Halbleiterlabor Belle II PXD Overview (An attempt to describe the) Interfaces between ASICs and the Experiment.
DEPFET Workshop, May 2016 Ladislav Andricek, MPG Halbleiterlabor 1 o Documentation o Transition to “Production Mode” o Please update docu and place it.
Switcher (SWB) bumping
Testsystems PXD6 - testing plans overview - by Jelena NINKOVIC Hybrid Boards for PXD6 - by Christian KOFFMANE Source measurements on DEPFET matrices using.
Testing PXD6 - testing plans
New Mask and vendor for 3D detectors
Pilot run – matrix measurements after first metal
 Silicon Vertex Detector Upgrade for the Belle II Experiment
Thinning and Plans for SuperBelle
Hybrid Pixel R&D and Interconnect Technologies
The SOI Issue – Material for PXD9
Carbon wire sensor based in semiconductor strain gauges
DEPFET Active Pixel Sensors (for the ILC)
PXD Summary Tests PXD9 Pilot Production ASICs Components Plans:
The Belle II Vertex Pixel Detector (PXD)
CERN & LAL contribution to AIDA2020 WP4 on interconnections: Pixel module integration using TSVs and direct laser soldering Malte Backhaus, Michael Campbell,
SCUBA-2 Detector Technology Development
Presentation transcript:

The CSOI approach for integrated micro channels 6/9/2018 The CSOI approach for integrated micro channels L. Andricek1, J. Dingfelder2, I. Garcia3, C. Lacasta3, G. Liemann1, C. Marinas2, D. Markus2, J. Ninkovic1, E. Scheugenpflug1, M.A. Villarejo3, M. Vos3 1MPG Halbleiterlabor Munich, 2Bonn University, 3IFIC Valencia AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor Ladislav Andricek, MPI Munich

Processing thin detectors - the SOI approach 6/9/2018 Processing thin detectors - the SOI approach Top Wafer Handle <100> Wafer a) oxidation and back side implant of top wafer b) wafer bonding and grinding/polishing of top wafer c) process  passivation open backside passivation d) anisotropic deep etching opens "windows" in handle wafer Custom made SOI Wafer The sensor thickness becomes a free parameter, adjustable to the needs of the experiment! Key Process Modules: :- Wafer Bonding and thinning of top layer (external) :- Sensor fabrication on SOI :- Etching of the Handle Wafer DEPFET for Belle II PXD (75µm) Direct electron detectors (30 and 50 µm) SiPMs - SiMPL (down to ~14 µm) ATLAS ITk (150 and 100µm) AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor Ladislav Andricek, MPI Munich

Direct Wafer Bonding in "Micro-Cleanroom" 6/9/2018 Direct Wafer Bonding in "Micro-Cleanroom" picture from: www.mpi-halle.mpg.de Q.-Y. Tong and U. Gösele “ Semiconductor Wafer Bonding ” John Wiley & Sons, Inc. November, 2003 Ladislav Andricek, MPI Halbleiterlabor Ladislav Andricek, MPI Munich

Direct Wafer Bonding 6/9/2018 qlso native November, 2003 Ladislav Andricek, MPI Halbleiterlabor Ladislav Andricek, MPI Munich

7th Detector Workshop of the Helmholtz Alliance, Göttingen, March 2014 integrated silicon frame 7th Detector Workshop of the Helmholtz Alliance, Göttingen, March 2014 Laci Andricek, MPG Halbleiterlabor

thin DEPFETs full DEPFET technology in thin area thin area supported by a monolithically integrated silicon frame AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

introducing a Cu layer on the DEPFET module three metal layer system in periphery Copper as third metal low-k dielectric to Alu2 UBM for flip chip landing pads for passives Solder connection to kapton AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

Belle II Module 0 X/X0 = 0.21% Ladislav Andricek, MPG Halbleiterlabor AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

Thermal management and material 1W sensor & SWB  gas cooling 8W DCD&DHP Belle II 9W/half ladder, 8W at EOS Active (CO2) cooling at EOS, cooling block outside acceptance difficult for experiments with larger acceptance region at EOS still high power density, active cooling would be good  How about silicon integrated cooling channels there ???? AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

Integrated micro-channels A spin-off of SOI approach : thinned all-silicon module with integ. cooling :- idea: integrate channels into handle wafer beneath the ASICs :- channels etched before wafer bonding  cavity SOI (C-SOI) :- full processing on C-SOI, thinning of sensitive area :- micro-channels accessible only after cutting (laser) AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

Prototypes with resistive heating and micro channels CSOI wafer with integrated ressistors DRIE etching of handle wafer Detail: inlet for the cooling fluid ~350 µm Module after cutting AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

IR movie – just for entertainment :- silicon particles in water :- low flow 300µl/s AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

2nd round AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

2nd round: Profiles before wafer bonding AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

Summary Active pixel sensors for Belle II are already fabricated on SOI wafers Convection cooling in thin sensitive region, “aggressive” CO2 at the end-of-stave (EOS) Natural next step is the introduction of integrated cooling channels at the EOS Cavity SOI Feasibility studies done, look promising Concept can be extended to any kind of sensors on SOI, in particular hybrid pixel sensors as in ATLAS/CMS Would of course require re-design of the module .. AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor

Module Assembly – overview Flip Chip of ASICs (~240°C): Bumped ASICs have the same solder balls (SAC305) DHP bumping at TSMC, DCD bumping via Europractice So far SWB bumping on chip level Flip Chip of PXD modules on custom made support plates SMD placement (~200°C): Passive components (termination resistors, decoupling caps) Dispense solder paste/jetting of solder balls, pick, place and reflow PbSn 37/63 solder Kapton attachment (~170°C), wire bonding: Solder paste printing on kapton, SnBi solder Wire-bond, wedge-wedge, 32 µm Al bond wires AIDA 2020, Annual Meeting Paris 2017 Ladislav Andricek, MPG Halbleiterlabor