A high speed 10 to 12 bits pipe line ADC, design proposal for ECAL

Slides:



Advertisements
Similar presentations
Analog to Digital Conversion (ADC)
Advertisements

Calice Meeting – Prague September 12 th Design of a 16 bit  DAC for ECAL calibration Status report D. Dzahini, L. Gallin-Martel, O. Rossetto,
Analog-to-Digital Converter (ADC) And
MB Page1Mihai Banu, July 2002 WCR #7 Nyquist rate ADC Main design motivation: Low Power Features: Pipeline arquitecture. Two interleaved ADCs with shared.
EE435 Final Project: 9-Bit SAR ADC
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
Fischer 08 1 Analog to Digital Converters Nyquist-Rate ADCs  Flash ADCs  Sub-Ranging ADCs  Folding ADCs  Pipelined ADCs  Successive Approximation.
Mixed Signal Chip Design Lab Analog-to-Digital Converters Jaehyun Lim, Kyusun Choi Department of Computer Science and Engineering The Pennsylvania State.
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
A Low-Power 9-bit Pipelined CMOS ADC for the front-end electronics of the Silicon Tracking System Yuri Bocharov, Vladimir Butuzov, Dmitry Osipov, Andrey.
NSoC 3DG Paper & Progress Report
Introduction to Analog-to-Digital Converters
PEALL: Power Efficient And Low Latency A 40 MSPS 12 bits SAR ADC for LTD Joel Bouvier, Daniel Dzahini, Carolina Gabaldon, Laurent Gallin-Martel Fatah Ellah.
A 10 bit,100 MHz CMOS Analog- to-Digital Converter.
FE8113 ”High Speed Data Converters”
L. Gallin-Martel, D. Dzahini, F. Rarbi, O. Rossetto
Understanding ADC Specifications September Definition of Terms 000 Analogue Input Voltage Digital Output Code FS1/2.
By Grégory Brillant Background calibration techniques for multistage pipelined ADCs with digital redundancy.
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
R. Kass US LC Conference 1 Design and Fabrication of a Radiation-Hard 500-MHz Digitizer Using Deep Submicron Technology R. Kass The Ohio State University.
Guohe Yin, U-Fat Chio, He-Gong Wei, Sai-Weng Sin,
Improvement of Accuracy in Pipelined ADC by methods of Calibration Techniques Presented by : Daniel Chung Course : ECE1352F Professor : Khoman Phang.
CSE 598A Project Proposal James Yockey
S.Manen– IEEE Dresden – Oct A custom 12-bit cyclic ADC for the electromagnetic calorimeter of the International Linear Collider Samuel.
FE8113 ”High Speed Data Converters”. Part 3: High-Speed ADCs.
Adviser : Hwi-Ming Wang Student : Wei-Guo Zhang Date : 2009/7/14
Why Data Conversion? Real world is analog Mostly, communication and computation is digital Need a component to convert analog signals to digital (ADC)
Technical Report High Speed CMOS A/D Converter Circuit for Radio Frequency Signal Kyusun Choi Computer Science and Engineering Department The Pennsylvania.
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
Jorge Guilherme Lisbon 20 April 2012 #1 High Dynamic Range Signal Conversion Jorge Guilherme INSTITUTO DE TELECOMUNICAÇÕES Basic Sciences and Enabling.
Erik Jonsson School of Engineering & Computer Science Redundant SAR ADC Architecture and Circuit Techniques for ATLAS LAr Phase-II Upgrade Ling Du 1, Hongda.
1 Status Report on ADC LPC Clermont-Ferrand Laurent ROYER, Samuel MANEN.
Pipelined ADC We propose two variants: low power and reliability optimized A. Gumenyuk, V. Shunkov, Y. Bocharov, A. Simakov.
L.Royer – Calice Manchester – Sept A 12-bit cyclic ADC dedicated to the VFE electronics of Si-W Ecal Laurent ROYER, Samuel MANEN LPC Clermont-Ferrand.
Analog to Digital Converters
RD53 Analog IP blocks WG : developments and plans at CPPM M. Barbero, L. Gallin Martel (LPSC), Dzahini (LPSC), D. Fougeron, R. Gaglione (LAPP), F. Gensolen,
Low Power, High-Throughput AD Converters
1 Quarterly Technical Report II for Pittsburgh Digital Greenhouse Kyusun Choi The Pennsylvania State University Computer Science and Engineering Department.
Low Power, High-Throughput AD Converters
Masaya Miyahara, James Lin, Kei Yoshihara and Akira Matsuzawa Tokyo Institute of Technology, Japan A 0.5 V, 1.2 mW, 160 fJ, 600 MS/s 5 bit Flash ADC.
SKIROC ADC measurements and cyclic ADC LPC Clermont-Ferrand Laurent ROYER, Samuel MANEN Calice/Eudet electronic meeting Orsay June.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
Technical Report 4 for Pittsburgh Digital Greenhouse High Speed CMOS A/D Converter Circuit for Radio Frequency Signal Kyusun Choi Computer Science and.
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
Sill Torres: Pipelined SAR Pipelined SAR with Comparator-Based Switch-Capacitor Residue Amplification Pedro Henrique Köhler Marra Pinto and Frank Sill.
1 Progress report on the LPSC-Grenoble contribution in micro- electronics (ADC + DAC) J-Y. Hostachy, J. Bouvier, D. Dzahini, L. Galin-Martel, E. Lagorio,
Low Power, High-Throughput AD Converters
1 Status Report on ADC LPC Clermont-Ferrand Laurent ROYER, Samuel MANEN Calice/Eudet electronic meeting London 2008.
Comparison Study of Bulk and SOI CMOS Technologies based Rad-hard ADCs in Space Feitao Qi , Tao Liu , Hainan Liu , Chuanbin Zeng , Bo Li , Fazhan Zhao.
Hongda Xu1, Yongda Cai1, Ling Du1, Datao Gong2, and Yun Chiu1
A 12-bit low-power ADC for SKIROC
A General Purpose Charge Readout Chip for TPC Applications
DCD – Measurements and Plans
High speed pipelined ADC + Multiplexer for CALICE
High speed 12 bits Pipelined ADC proposal for the Ecal
9th Workshop on Electronics for LHC Experiments
R&D activity dedicated to the VFE of the Si-W Ecal
Hugo França-Santos - CERN
Pedro Henrique Köhler Marra Pinto and Frank Sill Torres
CALICE COLLABORATION LPC Clermont LAL Orsay Samuel MANEN Julien FLEURY
Analog to Digital Converters
A Low Power Readout ASIC for Time Projection Chambers in 65nm CMOS
EUDET – LPC- Clermont VFE Electronics
The NECTAR0 Chip Irfu: F. Guilloux, E.Delagnes
Quarterly Technical Report III for Pittsburgh Digital Greenhouse
Presented by T. Suomijärvi
Pingli Huang and Yun Chiu
A 12 bit 50 MS/s Dual Channel Time Domain Two Step ADC
A 12 bit 50 MS/s Dual Channel Time Domain Two Step ADC
Presentation transcript:

A high speed 10 to 12 bits pipe line ADC, design proposal for ECAL D. DZAHINI, O.ROSSETTO, E. LAGORIO, J. BOUVIER, L. G-Martell H. GHAZLANE: CNESTEN Rabat, Maroc D. DALLET: IXL, Bordeaux Pipe line converters: Recall First prototype: results Second prototype: simulations Very next future and: perspectives Daniel DZAHINI - LPSC - Grenoble

High speed ADC: overview If one needs >10bits @ >10Mhz then choose pipe line architecture Daniel DZAHINI - LPSC - Grenoble

Daniel DZAHINI - LPSC - Grenoble The key points DAC, and amplifier allow reduction of number and offset of comparators. Redundancy (overlap Bits) allows digital correction. Pipelining decouples conversion rate from conversion time. Amplification errors are still a challenge. Daniel DZAHINI - LPSC - Grenoble

Diff amplifier Bode diagram, with 3pF,@ 2.7mW phase gain Daniel DZAHINI - LPSC - Grenoble

First prototype: 12 Bits ADC full schematic Total DC power consumption, without the S/H = 27mW @16MS/s This ratio of 1.7mW/Mhz@12bits is not too bad for a 3.5V process: Daniel DZAHINI - LPSC - Grenoble

Daniel DZAHINI - LPSC - Grenoble FULL LAYOUT FOR A 12 bits ADC, submitted in April 06 (the S/H was not included) Daniel DZAHINI - LPSC - Grenoble

First prototype: ADC 10bits basic features extended to 12bits Daniel DZAHINI - LPSC - Grenoble

Daniel DZAHINI - LPSC - Grenoble ADC testing board Daniel DZAHINI - LPSC - Grenoble

Daniel DZAHINI - LPSC - Grenoble Testing results 1 The DC power consumption is exactly fitting with our simulations: 27mW per ADC and 3mW for the common Bias stages The sampling speed is up to 15Mhz. The very fast power pulsing 100-200nS, at a ratio better than 1/1000. No Obvious missing code. Daniel DZAHINI - LPSC - Grenoble

Daniel DZAHINI - LPSC - Grenoble Testing results 2 Bias pulsing Daniel DZAHINI - LPSC - Grenoble

INL results with an input ramp Daniel DZAHINI - LPSC - Grenoble

Daniel DZAHINI - LPSC - Grenoble INL results with an input ramp => ENOB  9.5 bits !! Instead of 10 !! Daniel DZAHINI - LPSC - Grenoble

Improved SH for the 2nd prototype Non linearity simulations @ 25 Mhz Daniel DZAHINI - LPSC - Grenoble

Improved Sample & Hold simulations -Settling time -Accuracy fo 12bits (<250µV) -Linearity This means better than 30Mhz Daniel DZAHINI - LPSC - Grenoble

2nd prototype Submitted in January 07 Thru 12 bits including a S/H Speed: Beyond 30MHz Power: 35mW with fast and efficient standby command Daniel DZAHINI - LPSC - Grenoble

NEXT steps for the “12” bits ADC design Test of the 2nd 12 bits including a S/H Design of an interleaved 12 bits =>60MHz Optimization of the power dissipation with digital gain calibration Research for a 14 to 16bits ADC 60Mhz: if thesis Daniel DZAHINI - LPSC - Grenoble