Mu3e Data Acquisition Ideas Dirk Wiedner July 2012 7/5/20121Dirk Wiedner Mu3e meeting Zurich.

Slides:



Advertisements
Similar presentations
Track Trigger Designs for Phase II Ulrich Heintz (Brown University) for U.H., M. Narain (Brown U) M. Johnson, R. Lipton (Fermilab) E. Hazen, S.X. Wu, (Boston.
Advertisements

The Angra Neutrino Detector Detector, VETO and electronics conceptual design Laudo Barbosa (May 18th, 2006) Centro Brasileiro de Pesquisas Físicas (CBPF)
PHENIX Vertex Tracker Atsushi Taketani for PHENIX collaboration RIKEN Nishina Center RIKEN Brookhaven Research Center 1.Over view of Vertex detector 2.Physics.
BTeV Trigger Architecture Vertex 2002, Nov. 4-8 Michael Wang, Fermilab (for the BTeV collaboration)
Switching for BTeV Level 1 Trigger Jinyuan Wu (For the BTeV Collaboration)
FTK poster F. Crescioli Alberto Annovi
The SLHC and the Challenges of the CMS Upgrade William Ferguson First year seminar March 2 nd
Development of Readout ASIC for FPCCD Vertex Detector 01 October 2009 Kennosuke.Itagaki Tohoku University.
K. Honscheid RT-2003 The BTeV Data Acquisition System RT-2003 May 22, 2002 Klaus Honscheid, OSU  The BTeV Challenge  The Project  Readout and Controls.
Proposal by the Numbers 3 Trigger layers (plus 2 “short” layers) provide full coverage to eta=??? in 15 degree sectors Hits collected in real time, sent.
TRBnet for the CBM MVD-Prototype Borislav Milanović In cooperation with: J. Michel, M. Deveaux, S. Seddiki, M. Traxler, S. Youcef, C. Schrader, I. Fröhlich,
MAPS readout Systems Christoph Schrader Dresden
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
Gerd J. Kunde - LANL1 The FVTX Technology  Outline Overall Picture Silicon Detector –Geometry, Layout, Process Readout Chip –FNAL Chips, New Chip PHX.
Institute for Nuclear Physics, University of Frankfurt 1 A concept for the MVD-DAQ C.Schrader, S. Amar-Youcef, N. Bialas, M. Deveaux, I.Fröhlich, J. Michel,
C.Schrader; Oct 2008, CBM Collaboration Meeting, Dubna, Russia R/O concept of the MVD demonstrator C.Schrader, S. Amar-Youcef, A. Büdenbender, M. Deveaux,
Pixel hybrid status & issues Outline Pixel hybrid overview ALICE1 readout chip Readout options at PHENIX Other issues Plans and activities K. Tanida (RIKEN)
Frontend of PHENIX Si pixel K. Tanida (RIKEN) FEM/DAQ meeting for PHENIX upgrade (10/24/02) Outline Overview of PHENIX Si pixel detector ALICE1 chip readout.
Evaluation of the Optical Link Card for the Phase II Upgrade of TileCal Detector F. Carrió 1, V. Castillo 2, A. Ferrer 2, V. González 1, E. Higón 2, C.
LHCb-week June 2005 OT 1 Dirk Wiedner 1 MHz Readout and Zero Suppression for the Outer Tracker Dirk Wiedner, Physikalisches Institut der Universität Heidelberg.
Leo Greiner IPHC DAQ Readout for the PIXEL detector for the Heavy Flavor Tracker upgrade at STAR.
R&D for First Level Farm Hardware Processors Joachim Gläß Computer Engineering, University of Mannheim Contents –Overview of Processing Architecture –Requirements.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
A PCI Card for Readout in High Energy Physics Experiments Michele Floris 1,2, Gianluca Usai 1,2, Davide Marras 2, André David IEEE Nuclear Science.
Wilco Vink 1 Outline Optical station Vertex processor board Output board Latency.
1 Network Performance Optimisation and Load Balancing Wulf Thannhaeuser.
Leo Greiner PIXEL Hardware meeting HFT PIXEL detector LVDS Data Path Testing.
Xiangming Sun1PXL Sensor and RDO review – 06/23/2010 STAR XIANGMING SUN LAWRENCE BERKELEY NATIONAL LAB Firmware and Software Architecture for PIXEL L.
LHCb front-end electronics and its interface to the DAQ.
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
Guido Haefeli CHIPP Workshop on Detector R&D Geneva, June 2008 R&D at LPHE/EPFL: SiPM and DAQ electronics.
01/04/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
Transfering Trigger Data to USA15 V. Polychonakos, BNL.
BTeV Hybrid Pixels David Christian Fermilab July 10, 2006.
KLM Trigger Status Barrel KLM RPC Front-End Brandon Kunkler, Gerard Visser Belle II Trigger and Data Acquistion Workshop January 17, 2012.
FVTX Electronics (WBS 1.5.2, 1.5.3) Sergey Butsyk University of New Mexico Sergey Butsyk DOE FVTX review
Peter LICHARD CERN (NA62)1 NA62 Straw tracker electronics Study of different readout schemes Readout electronics frontend backend Plans.
SRB data transmission Vito Palladino CERN 2 June 2014.
.1PXL READOUT STAR PXL READOUT requirement and one solution Xiangming Sun.
The trigger-less TBit/s readout for the Mu3e experiment Dirk Wiedner On behalf of the Mu3e collaboration 24 Sep 20131Dirk Wiedner TWEPP2013.
CLAS12 Central Detector Meeting, Saclay, 3 Dec MVT Read-Out Architecture & MVT / SVT Integration Issues Irakli MANDJAVIDZE.
Technical Design for the Mu3e Detector Dirk Wiedner on behalf of Mu3e February Dirk Wiedner PSI 2/15.
News on Mechanical Design Dirk Wiedner July /4/20121Dirk Wiedner Mu3e meeting Zurich.
August 24, 2011IDAP Kick-off meeting - TileCal ATLAS TileCal Upgrade LHC and ATLAS current status LHC designed for cm -2 s 7+7 TeV Limited to.
FPGA based signal processing for the LHCb Vertex detector and Silicon Tracker Guido Haefeli EPFL, Lausanne Vertex 2005 November 7-11, 2005 Chuzenji Lake,
A Novel Experiment Searching for the Lepton Flavor Violating Decay μ→eee Dirk Wiedner, Heidelberg On Behalf of the Mu3e Proto-Collaboration July 24 th.
The trigger-less readout for the Mu3e experiment Dirk Wiedner On behalf of the Mu3e collaboration 31 March 20161Dirk Wiedner.
Pixel Sensors for the Mu3e Detector Dirk Wiedner on behalf of Mu3e February Dirk Wiedner PSI 2/15.
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
The LHCb Calorimeter Triggers LAL Orsay and INFN Bologna.
Off-Detector Processing for Phase II Track Trigger Ulrich Heintz (Brown University) for U.H., M. Narain (Brown U) M. Johnson, R. Lipton (Fermilab) E. Hazen,
LHCb Outer Tracker Electronics 40MHz Upgrade
DAQ Requirements M. Villa 21/02/2011.
Technical Design for the Mu3e Detector
Computing model and data handling
TELL1 A common data acquisition board for LHCb
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
Vertex 2005 November 7-11, 2005 Chuzenji Lake, Nikko, Japan
VELO readout On detector electronics Off detector electronics to DAQ
Example of DAQ Trigger issues for the SoLID experiment
UNIZH and EPFL at LHCb.
SVT detector electronics
The CMS Tracking Readout and Front End Driver Testing
New DCM, FEMDCM DCM jobs DCM upgrade path
PID meeting Mechanical implementation Electronics architecture
Digitally subtracted pulse between
SVT detector electronics
The LHCb Front-end Electronics System Status and Future Development
Multi Chip Module (MCM) The ALICE Silicon Pixel Detector (SPD)
TELL1 A common data acquisition board for LHCb
Presentation transcript:

Mu3e Data Acquisition Ideas Dirk Wiedner July /5/20121Dirk Wiedner Mu3e meeting Zurich

Outline Readout Requirements Occupancies Pixel Readout Scheme Data Link Scheme Summary 7/5/2012Dirk Wiedner Mu3e meeting Zurich2

Silicon Pixel Detector 7/5/2012Dirk Wiedner Mu3e meeting Zurich3 Inner double layer o 12 and 18 stripes of 1 x 12 cm Outer double layer o 24 and 28 stripes of 2 x 36 cm Re-curl layers o 24 and 28 stripes of 2 x 72 cm o Both sides (x2) 180 inner sensors 4680 outer sensors

Timing Detectors 7/5/2012Dirk Wiedner Mu3e meeting Zurich4 Scintillating fiber hodoscope o 250 μm fibers o 5 layers  O(7500) fibers Timing tiles o 1 x 1 cm tiles o O(7000) tiles DRS5 readout

Readout Requirements 7/5/2012Dirk Wiedner Mu3e meeting Zurich5 2.5 GHz muon decays 50 ns readout frames O(5000) pixel chips o 800 Mb/s readout links O(7500) fibers O(7000) timing tiles o DRS readout Online filtering

Maximum Occupancies 7/5/2012Dirk Wiedner Mu3e meeting Zurich6 All numbers per frame of 50 ns Vertex detector o 5 hits per sensor Central silicon tracker o 2 hits per sensor Recurl stations o 1 hit per sensor Fiber hodoscope o 0.24 hits per fiber Timing tiles o 0.14 hits per tile φ z Vertex occupancies

Average Occupancies 7/5/2012Dirk Wiedner Mu3e meeting Zurich7 All numbers per frame of 50 ns Vertex detector o 2 hits per sensor Central silicon tracker o 0.6 hits per sensor Recurl stations o 0.13 hit per sensor Fiber hodoscope o 0.16 hits per fiber Timing tiles o 0.09 hits per tile Tile occupancies

Pixel Readout Scheme 7/5/2012Dirk Wiedner Mu3e meeting Zurich8

Pixel Readout Scheme 7/5/2012Dirk Wiedner Mu3e meeting Zurich9 Pixel logic o Pixel address (8 bit) o Fine time (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time o Error bits Frame logic o Super Frame o Contains 16 x 50 ns readout frames o + Sensor header Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer Time stamp Time stamp Coarse time Coarse time Error and overflow

Pixel Readout Scheme 7/5/2012Dirk Wiedner Mu3e meeting Zurich10 Pixel logic o Pixel address (8 bit) o Fine time (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time o Error bits Frame logic o Super Frame o Contains 16 x 50 ns readout frames o + Sensor header Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer Frame logic Readout buffer Serializer 8 bit Time stamp 4 bit 12 bit Coarse time Coarse time Error and overflow

Pixel Readout Scheme 7/5/2012Dirk Wiedner Mu3e meeting Zurich11 Pixel logic o Pixel address (8 bit) o Fine time (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time o Error bits Frame logic o Super Frame o Contains 16 x 50 ns readout frames o + Sensor header Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer Frame logic Readout buffer Serializer 8 bit Time stamp 4 bit 12 bit Coarse time Error and overflow 16 bit 4 bit 32 bit

Pixel Readout Scheme 7/5/2012Dirk Wiedner Mu3e meeting Zurich12 Pixel logic o Pixel address (8 bit) o Fine time (4 bit) o 50 ns frames Column logic o Pixel data o Column address o Coarse time o Error bits Frame logic o Super Frame o Contains 16 x 50 ns readout frames o + Sensor header Readout buffer Serializer and fast link(s) Pixel address Pixel Logic Column Logic Frame logic Readout buffer Serializer 8 bit Time stamp 4 bit 12 bit Coarse time Error and overflow 32 bit 4 x Mb/s 16 bit 4 bit

Super Frame Header 7/5/2012Dirk Wiedner Mu3e meeting Zurich13 Coarse time o 16 bit Sensor address o 16 bit Number of hits o 10 bits Sub-frame overflow o 16 bit o If more than 63 hits per frame Error propagation o 6 bits 64 bits in total Coarse timeOverflow Sensor address # HitsError 64 bit

Super Frame Header 7/5/2012Dirk Wiedner Mu3e meeting Zurich14 Coarse time o 16 bit Sensor address o 16 bit Number of hits o 10 bits Sub-frame overflow o 16 bit o If more than 63 hits per frame Error propagation o 6 bits 64 bits in total Coarse timeOverflow Sensor address # HitsError 64 bit

Super Frame Data Dirk Wiedner Mu3e meeting Zurich15 Data from 16 frames o 0.8 μs interval Fine time 4 bit Pixel address 16 bit o 8 rows o 8 columns Maximum of 1008 hits o Maximum of bits Header Fine timerowcolumn… Fine timerowcolumn… ………… Fine timerowcolumn… 16 x 20 bit 7/5/2012

Number of Links Vertex 7/5/2012Dirk Wiedner Mu3e meeting Zurich16 Hottest region (average) o 5 hits per sensor / frame  Super frame size: o 80 hits per super frame  1664 bits average  2.6 Gb/s required i.e 4 x 800 Mb/s links per sensor

Number of Links Central Silicon Tracker 7/5/2012Dirk Wiedner Mu3e meeting Zurich17 Hottest region (average) o 2 hits per sensor / frame  Super frame size: o 32 hits per super frame  704 bits average  1.1 Gb/s required i.e 2 x 800 Mb/s links per sensor

Number of Links Recurl Stations 7/5/2012Dirk Wiedner Mu3e meeting Zurich18 Hottest region (average) o <0.25 hits per sensor / frame  Super frame size: o 4 hits per super frame  144 bits average  Gb/s required i.e 1 x 400 Mb/s links per sensor

Data Link Scheme 7/5/2012Dirk Wiedner Mu3e meeting Zurich19

Link Overview 7/5/2012Dirk Wiedner Mu3e meeting Zurich20 Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing readout See Stefan Ritt Optical links from detector o On-detector FPGAs o … to off-detector readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm

Link Overview 7/5/2012Dirk Wiedner Mu3e meeting Zurich21 Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing readout See Stefan Ritt Optical links from detector o On-detector FPGAs o … to off-detector readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Silicon FPGAs x86 Readout board x12 Readout board x12 PC x48 PC x48

Link Overview 7/5/2012Dirk Wiedner Mu3e meeting Zurich22 Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing readout See Stefan Ritt Optical links from detector o On-detector FPGAs o … to off-detector readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Silicon FPGAs x86 Fiber FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 x6336x7540?x6912? PC x48 PC x48

Link Overview 7/5/2012Dirk Wiedner Mu3e meeting Zurich23 Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing readout See Stefan Ritt Optical links from detector o On-detector FPGAs o … to off-detector readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Fiber DRS Tile DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Tile DRS Silicon FPGAs x86 Fiber FPGAs x48 Fiber FPGAs x48 Tile FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 x6336 PC x48 PC x48 x376

Link Overview 7/5/2012Dirk Wiedner Mu3e meeting Zurich24 Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing readout See Stefan Ritt Optical links from detector o On-detector FPGAs o … to off-detector readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Silicon FPGAs x86 Fiber FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 x6336x7540?x6912? PC x48 PC x48 x376x192

Link Overview 7/5/2012Dirk Wiedner Mu3e meeting Zurich25 Front end links o Pixel sensor to on-detector FPGA 400 – 800 Mbit/s LVDS o Timing readout See Stefan Ritt Optical links from detector o On-detector FPGAs o … to off-detector readout boards o 5 Gbit/s Optical links in counting room o Off-detector read out boards o …to PC Farm Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Pixel Sensor Fiber DRS Tile DRS Silicon FPGAs x86 Fiber FPGAs x48 Tile FPGAs x48 Readout board x16 Readout board x16 Readout board x8 Readout board x8 Readout board x8 Readout board x8 x6336x7540?x6912? PC x48 x376x192 x96

Pixel Sensor Links 7/5/2012Dirk Wiedner Mu3e meeting Zurich26 Vertex Sensor chips o 180 chips o 4 LVDS links o 800 Mbit/s per link Central Silicon Tracker o 936 chips o 2 LVDS links o 800 Mbit/s Recurl stations o 3744 chips o 1 LVDS link o 400 Mbit/s

Pixel Sensor Links 7/5/2012Dirk Wiedner Mu3e meeting Zurich27 Vertex Sensor chips o 180 chips o 4 LVDS links o 800 Mbit/s per link Central Silicon Tracker o 936 chips o 2 LVDS links o 800 Mbit/s Recurl stations o 3744 chips o 1 LVDS link o 400 Mbit/s Pixel Sensor 800 Mbits/s Front end FPGA

Front End FPGAs 7/5/2012Dirk Wiedner Mu3e meeting Zurich28 FPGAs on detector o 86 (+96) pieces Receive sensor data o 108 LVDS inputs 5 Gbit/s outputs o 8 optical links o … to counting house Switching between readout boards A-D Optical transceiver FE board

Front End FPGAs 7/5/2012Dirk Wiedner Mu3e meeting Zurich29 FPGAs on detector o 86 (+96) pieces Receive sensor data o 108 LVDS inputs 5 Gbit/s outputs o 8 optical links o … to counting house Switching between readout boards A-D Front end FPGA 800 Mbit/s LVDS in x Gbit/s optical Readout board A Readout board A Pixel Sensor Readout board B Readout board B Readout board C Readout board C Readout board D Readout board D

Readout Board 7/5/2012Dirk Wiedner Mu3e meeting Zurich30 FPGAs off detector o 32 pieces 5 Gbit/s optical input o inputs o … from on detector FPGAs 10 Gbit/s optical output o 12 outputs o … to PCs Switching network o A-D sub-nets o One output per PC Readout board Front end FPGA 5 Gbit/s Optical x28 PC x12 10 Gbit/s Optical x12 Readout board Front end FPGA Front end FPGA 5 Gbit/s Optical x28 PC x12 PC x12 10 Gbit/s Optical x24 AB

GPU-PC 7/5/2012Dirk Wiedner Mu3e meeting Zurich31 PC with GPU o 48 pieces 10 Gbit/s Fiber input o 8 inputs o … from readout boards Switching network o One input per readout board o A-D subnets Data filtering o Timing trigger on FPGA o Data to tape < 100 MB/s FPGA PCIe board GPU computer Optical mezzanine connectors

GPU-PC 7/5/2012Dirk Wiedner Mu3e meeting Zurich32 PC with GPU o 48 pieces 10 Gbit/s Fiber input o 8 inputs o … from readout boards Switching network o One input per readout board o A-D subnets Data filtering o Timing Filter on FPGA o Data to tape < 100 MB/s Readout board PC 10 Gbit/s Optical x8 Readout board PC 10 Gbit/s Optical x8 AB

Timing Filter 7/5/2012Dirk Wiedner Mu3e meeting Zurich33 Entire event on PCIe FPGA Tile and Fiber data o Easy to match o Look for three hits Reject data without three hits o … inside time interval 1 3 2

Summary Occupancies simulated (Nik) Serial data from pixel sensors 800 Mbit/s LVDS links On detector FPGA boards Optical data transfer Read out board in counting room Switched optical network GPU PCs with optical inputs 7/5/2012Dirk Wiedner Mu3e meeting Zurich34