KM3NeT Offshore Readout System On Chip A highly integrated system using FPGA COTS S. Anvar, H. Le Provost, F. Louis, B.Vallage – CEA Saclay IRFU – Amsterdam/NIKHEF,

Slides:



Advertisements
Similar presentations
The ANTARES Offshore Data Acquisition A Highly Distributed, Embedded and COTS-based System S. Anvar, H. Le Provost, F. Louis – CEA Saclay DAPNIA.
Advertisements

Addressing the Software and Hardware Trade-Offs of an Embedded Distributed System The Case of the ANTARES Data Acquisition and Detector Control S. Anvar,
Nios Multi Processor Ethernet Embedded Platform Final Presentation
StreamBlade SOE TM Initial StreamBlade TM Stream Offload Engine (SOE) Single Board Computer SOE-4-PCI Rev 1.2.
1 iTOP Electronics Effort LYNN WOOD PACIFIC NORTHWEST NATIONAL LABORATORY JULY 17, 2013.
Maciej Gołaszewski Tutor: Tadeusz Sondej, PhD Design and implementation of softcore dual processor system on single chip FPGA Design and implementation.
Ultrasonic signal processing platform for nondestructive evaluation (NDE) Raymond Smith Advisors: Drs. In Soo Ahn, Yufeng Lu May 6, 2014.
ESODAC Study for a new ESO Detector Array Controller.
Level-1 Topology Processor for Phase 0/1 - Hardware Studies and Plans - Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
© ABB Group Jun-15 Evaluation of Real-Time Operating Systems for Xilinx MicroBlaze CPU Anders Rönnholm.
11 May 2007UK DAQ Status1 Status of UK Work on FE and Off-Detector DAQ Paul Dauncey For the CALICE-UK DAQ groups: Cambridge, Manchester, Royal Holloway,
An ATCA and FPGA-Based Data Processing Unit for PANDA Experiment H.XU, Z.-A. LIU,Q.WANG, D.JIN, Inst. High Energy Physics, Beijing, W. Kühn, J. Lang, S.
- Frédéric Druillole - Présentation du SEDI 1 30/06/2015 Complete electronic Readout for Active Target (CERAT) Project Project Physicist’s demands Physicist’s.
Trigger-less and reconfigurable data acquisition system for J-PET
XUP Virtex-5 Development System January XUP Virtex52 Introducing XUPV5-LX110T A powerful and versatile platform packaged and priced for Academia!
1 Design of the Front End Readout Board for TORCH Detector 10, June 2010.
Using FPGAs with Embedded Processors for Complete Hardware and Software Systems Jonah Weber May 2, 2006.
1 Tell10 Guido Haefeli, Lausanne Electronics upgrade meeting 10.February 2011.
System Architecture A Reconfigurable and Programmable Gigabit Network Interface Card Jeff Shafer, Hyong-Youb Kim, Paul Willmann, Dr. Scott Rixner Rice.
FreeBSD/arm on the Atmel AT91RM9200 Warner Losh Timing Solutions, Inc BSDcan 2006 May 12, 2006 Experiences.
Winter 2013 Independent Internet Embedded System - Final A Preformed by: Genady Okrain Instructor: Tsachi Martsiano Duration: Two semesters
General Purpose FIFO on Virtex-6 FPGA ML605 board midterm presentation
Programmable Logic- How do they do that? 1/16/2015 Warren Miller Class 5: Software Tools and More 1.
Students: Oleg Korenev Eugene Reznik Supervisor: Rolf Hilgendorf
Overview of the read-out electronics for the TPCs at T2K ND280m P. Baron, D. Calvet, X. De La Broïse, E. Delagnes, F. Druillole, J-L Fallou, J-M. Reymond,
Prototype of the Global Trigger Processor GlueX Collaboration 22 May 2012 Scott Kaneta Fast Electronics Group.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
TRIGGER-LESS AND RECONFIGURABLE DATA ACQUISITION SYSTEM FOR POSITRON EMISSION TOMOGRAPHY Grzegorz Korcyl 2013.
RiceNIC: A Reconfigurable and Programmable Gigabit Network Interface Card Jeff Shafer, Dr. Scott Rixner Rice Computer Architecture:
GBT Interface Card for a Linux Computer Carson Teale 1.
Research on Reconfigurable Computing Using Impulse C Carmen Li Shen Mentor: Dr. Russell Duren February 1, 2008.
NEDA collaboration meeting at IFIC Valencia, 3rd-5th November 2010 M. Tripon EXOGAM2 project Digital instrumentation of the EXOGAM detector EXOGAM2 - Overview.
University of Calcutta CBM 1 ROC Design Issues Dr. Amlan Chakrabarti, Dr. Sanatan Chattopadhyay & Mr. Suman Sau.
StreamBlade TM StreamBlade TM Applications Rev 1.2.
September 19-20, 2007 A.Zaltsman EBIS RF Systems RF System Overview Alex Zaltsman September 19-20, 2007 DOE Annual Review.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
Gueorgui ANTCHEVPrague 3-7 September The TOTEM Front End Driver, its Components and Applications in the TOTEM Experiment G. Antchev a, b, P. Aspell.
Frank Lemke DPG Frühjahrstagung 2010 Time synchronization and measurements of a hierarchical DAQ network DPG Conference Bonn 2010 Session: HK 70.3 University.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
Upgrade to the Read-Out Driver for ATLAS Silicon Detectors Atlas Wisconsin/LBNL Group John Joseph March 21 st 2007 ATLAS Pixel B-Layer Upgrade Workshop.
Latest ideas in DAQ development for LHC B. Gorini - CERN 1.
Sep. 17, 2002BESIII Review Meeting BESIII DAQ System BESIII Review Meeting IHEP · Beijing · China Sep , 2002.
Barcelona 1 Development of new technologies for accelerators and detectors for the Future Colliders in Particle Physics URL.
Ethernet Bomber Ethernet Packet Generator for network analysis
XLV INTERNATIONAL WINTER MEETING ON NUCLEAR PHYSICS Tiago Pérez II Physikalisches Institut For the PANDA collaboration FPGA Compute node for the PANDA.
S.Anvar, V.Gautard, H.Le Provost, F.Louis, K.Menager, Y.Moudden, B.Vallage, E.Zonca, on behalf of the KM3NeT consortium 1 IRFU/SEDI-CEA Saclay F
Marc R. StockmeierDCS-meeting, CERN DCS status ● DCS overview ● Implementation ● Examples – DCS board.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
I 2 C FOR SENSORS IN THE DOM Nestor Institute Koutsoumpos Vasileios - Nestor Institute 1.
System On Chip Offshore Node S. Anvar, H. Le Provost, Y.Moudden, F. Louis, B.Vallage, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2010 July 5.
Generic and Re-usable Developments for Online Software Slow Control, Configuration, Data Format & Online Processing Shebli Anvar, CEA Irfu January 12,
DHH Status Igor Konorov TUM, Physics Department, E18 PXD DAQ workshop Münzenberg –June 9-10, 2011.
Super BigBite DAQ & Trigger Jens-Ole Hansen Hall A Collaboration Meeting 16 December 2009.
Electronics Department Amsterdam 5-July-2010 Sander Mos 1 Status and progress of NIK* Logic WPFL - 5 July 2010 Amsterdam * Network Interface Kit.
DOM Electronics (Digital Optical Module) 1 WPFLElectronics PPMDOM ElectronicsF. Louis.
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
System on a Programmable Chip (System on a Reprogrammable Chip)
IRFU The ANTARES Data Acquisition System S. Anvar, F. Druillole, H. Le Provost, F. Louis, B. Vallage (CEA) ACTAR Workshop, 2008 June 10.
CLB demonstration board & prototype tests (CLB: Central Logic Board) 1 WPFLElectronics PPMCLB F. Louis.
Eric Hazen1 Ethernet Readout With: E. Kearns, J. Raaf, S.X. Wu, others... Eric Hazen Boston University.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
Off & On Shore Electronics overview KM3Net APC Paris 05 / 09 / 2012 Frédéric LOUIS.
DAQ read out system Status Report
The Jülich Digital Readout System for PANDA Developments
Front-end Electronic for a neutrino telescope : a new ASIC SCOTT
“FPGA shore station demonstrator for KM3NeT”
CoBo - Different Boundaries & Different Options of
Electronics for Physicists
Electronics for Physicists
Presentation transcript:

KM3NeT Offshore Readout System On Chip A highly integrated system using FPGA COTS S. Anvar, H. Le Provost, F. Louis, B.Vallage – CEA Saclay IRFU – Amsterdam/NIKHEF, 2008 September 9

KM3Net “Readout System On Chip” (RSOC) Assumptions –Off-Shore Ethernet network topology –An Ethernet node is located near a set of Optical Modules Principles –ANTARES-like design with much higher level of integration Reduce power & space requirement Reduce cost –Flexible Can be tuned to a specific detector configuration (number of OMs per node, data rates…)

RTOS Memory SDRAM (64 MB) Memory Flash (4 MB) Processor boot The ANTARES Off-Shore Processor Board Processor (Motorola Slow Control Slow Control Task Slow-Control for the Storey 100Mb/s Ethernet Link To shore station Data Task Data Data from storey (ASIC to digitalise) Programmable Logic Programmable Logic FPGA (1000k gates) Readout System On Chip : One Component

The KM3Net Off-Shore Processor Board XILINX VIRTEX4-FX Processor IBM MHz Serial Ethernet CPU Bus Arbiter Custom Logic To Shore Station ST LCM Slow Control Bus Front End ASICS LVDS Links OM 0 OM 1 OM 2 ST : Slow control Transceiver OM : Optical Module LCM : Local Control Module DDR Memory Flash Memory Small Logic Configuration Port

A KM3Net RSOC demonstrator Upgrade of the ANTARES Offshore DAQ Hardware-Firmware-Software Demonstrates the performances in realistic conditions on a ANTARES LCM test bench –Evaluate the network throughput versus operating frequency –Evaluate the power

Upgrade of the ANTARES Offshore DAQ Software –VxWorks 6.3 Board Support Package for the Xilinx ML405 board available. Bootrom and vxWorks image are running. –The Offshore “foooDaq” software have been fully modified and recompiled for the PPC405 processor Firmware –The master/slave interfaces have been modified to support the PPC405 instead of the MPC860 processor. –The LVDS drivers are mapped in the Xilinx device. –The whole design (6 ASICS links) “Readout SOC” have been synthesised/placed/routed -> XC4VFX % area occupancy Processor –VHDL code Fully simulated

RSOC Design Test Setup (1) ANTARES LCM Crate Pseudo-Clock Board 3 ARS Boards CPU Slot OM 0 OM 1 OM 2 Adaptation Board XILINX ML405 Board XC4FX20 device 1 Gb/s Ethernet link) 128 MB DDR SDRAM 8 MB Flash Will be upgraded with a ML507/XC5FX70 (board fully compatible) + experiment clock integration (virtex5 feature) ANTARES Run Control

RSOC Design Test Setup (2) ML405 Kit Adaptation boards LCM crate ARS board

RSOC test status - What is running (fully tested) –The slave interface (PPC405->custom logic) –Run Control/DAQ Harness –Framing/interrupts –ARS slow control To debug for a fully RSOC –ARS data path (firmware) –Some random (software)

Readout System On Chip / Phase 2 Developments are based on PRISM component -Virtex 4FX MB DDR2 SDRAM -128 MB Flash -10/100/100 Base T Ethernet -160 GPIOs

KOALA Board (KM3Net Optical module Acquisition board for LocAl Processing) prototype board PRISM VIRTEX4-FX Processor module Serial Ethernet gigabit link Scott OM 0 Scott OM 1 Scott OM 2 Power supply Dc/Dc 400V OM 0 Base power supply Instrumentation Compass Tiltmeter Humidity Etc… OM 1 Base power supply OM 2 Base power supply

KOALA located in an OM KOALA board PMT base

Scott test bench -Virtex 4FX60 development board with vxWorks -Daughter board with Scott and associated circuits -Possibility to read PMT analog signal -Make use of KM3Net software study (S.Anvar, F.Chateau)

NovemberFebruary September KOALA Scott Test bench ASIC Scott Development Submission Operational Manufacturing Development Operational June Development plan Development Manufacturing RSOC Ready for use Evolution/Prism & Scott

Conclusion RSOC upgrade of the ANTARES offshore DAQ in the debugging phase. SCOTT test bench based on RSOC Hardware and Software KOALA board development for a common SCOTT/RSOC demonstrator Pre-study foreseen for the Integration of the clock distribution to the RSOC.

Virtex-4 FX Network Throughput Maximum achievable TCP sending throughput Processor on chip Gigabit Ethernet MAC (TEMAC) –MontaVista Linux : 520 Mb/s, Application Note Xilinx xapp1023. –WindRiver vxWorks : 590 Mb/s, Application Note Xilinx xapp941.

Conclusion RSOC upgrade of the ANTARES offshore DAQ on its way. No blocking point. ~3 Months to finalize it and give relevant inputs for the Technical Design Report. Digital solutions, hardware and software, off-the-shelf Integration of the clock distribution to the RSOC under study.