M.Matveev Rice University March 20, 2002 EMU Muon Port Card Project.

Slides:



Advertisements
Similar presentations
EMU Peripheral Backplane. Timing with the CCB’2004 M.Matveev Rice University April 26, 2004.
Advertisements

CPT Week, Nov 2003, B. Paul Padley, Rice University1 CSC Trigger Status, MPC and Sorter B. Paul Padley Rice University November 2003.
Sector Processor – to – Muon Sorter tests M.Matveev Rice University January 8, 2004.
CSC Muon Trigger September 16, 2003 CMS Annual Review 1 CSC Muon Trigger - Annual Review Jay Hauser, with many slides from Darin Acosta and Stan Durkin.
CSC Muon Trigger September 16, 2003 CMS Annual Review 1 Current Status of CSC Trigger Elements – Quick Summary Jay Hauser, with many slides from Darin.
Jay Hauser, Fermilab Director’s Review, Apr. 30, CSC Muon Trigger Jay Hauser Director’s Review Fermilab, Apr 30, 2002 Outline The CSC muon trigger.
Jay Hauser, Emu meeting at Florida, 9 January CSC Trigger Meeting Summary Cast of many.
Uli Schäfer 1 JEM1: Status and plans power Jet Sum R S T U VME CC RM ACE CAN Flash TTC JEM1.0 status JEM1.1 Plans.
CSC Muon Trigger September 21, 2004 CMS Annual Review 1 CSC Muon Trigger - Annual Review Jay Hauser, with many slides from Darin Acosta and Paul Padley.
US CMS DOE/NSF Review: June 2002, Darin Acosta, University of Florida1 Muon Track-Finder Trigger Darin Acosta University of Florida June, 2002.
CSC Trigger Report: Results from June 25 ns beam test Production plans Software Darin Acosta University of Florida.
The Track-Finding Processor for the Level-1 Trigger of the CMS Endcap Muon System D.Acosta, A.Madorsky, B.Scurlock, S.M.Wang University of Florida A.Atamanchuk,
Printed by Topical Workshop on Electronics for Particle Physics TWEPP-08, Naxos, Greece / September 2008 MEZZANINE CARDS FOR.
Status of the CSC Track-Finder Darin Acosta University of Florida.
LNL 1 SLOW CONTROLS FOR CMS DRIFT TUBE CHAMBERS M. Bellato, L. Castellani INFN Sezione di Padova.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
CSC EMU Muon Sorter (MS) Status Plans M.Matveev Rice University August 27, 2004.
CSC Endcap Muon Port Card and Muon Sorter Upgrade Status May 2013.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
W. Smith, U. Wisconsin, US CMS Collaboration Meeting, May 10, 2002: TriDAS 1 US CMS TriDAS US CMS Meeting Wesley H. Smith, U. Wisconsin CMS Trigger Project.
CSC Endcap Muon Sorter Mezzanine Board Rice University July 4, 2014.
Muon Port Card, Optical Link, Muon Sorter Upgrade Status M.Matveev Rice University December 17, 2009.
Wilco Vink 1 Outline Optical station Vertex processor board Output board Latency.
Upgrade of the CSC Endcap Muon Port Card and Optical Links to CSCTF Mikhail Matveev Rice University 17 August 2012.
CSC EMU/Track Finder Clock and Control Board (CCB’2004) Status Plans M.Matveev Rice University August 27, 2004.
Upgrade of the CSC Endcap Muon Port Card Mikhail Matveev Rice University 1 November 2011.
W. Smith, DOE/NSF Review, August, 2006 CMS Trigger - 1 SORT ASICs (w/heat sinks) EISO Bar Code Input DC-DC Converters Clock delay adjust Clock Input Oscillator.
CSC Endcap Muon Port Card and Muon Sorter Status Mikhail Matveev Rice University.
CSC ME1/1 Upgrade Status of Electronics Design Mikhail Matveev Rice University March 28, 2012.
MTF7 hardware status Alex Madorsky for UF group. Muon Trigger structure rework A. Madorsky2 Endcap TF Overlap TFBarrel TF - Overlap TF is now.
Tests of the Fully Loaded CSC Track Finder Backplane M.Matveev S.-J. Lee Rice University Alex Madorsky University of Florida 2 May 2005.
T.Y. Ling EMU Meeting CERN, September 20, 2005 Status Summary Off-Chamber Electronics.
SP04 Production Lev Uvarov RICE Muon Trigger Meeting August 27, 2004.
US CMS DOE/NSF Review, May Cal. Trig. 4 Gbaud Copper Link Cards & Serial Link Test Card - U. Wisconsin Compact Mezzanine Cards for each Receiver.
The CCB, TTC and so forth Paul Padley, Mike Matveev.
CSC Muon Sorter M. Matveev Rice University January 7, 2003.
US CMS DOE/NSF Review: June 2002, B.Paul Padley, Rice University1 CSC Muon Trigger On Detector Components B. Paul Padley Rice University June, 2002.
Track-Finder Test Beam Results Darin Acosta. Darin Acosta, University of Florida 30 July 2004 Trigger Meeting CSC Beam Test (Muon Slice Test) ME.
Tridas Week, November 2000Darin Acosta1 Status of the CSC Track-Finder D.Acosta, A.Madorsky, S.M.Wang University of Florida B.Cousins, J.Hauser, J.Mumford,
W. Smith, U. Wisconsin, US CMS DOE/NSF Review, September 2004 Trigger Report - 1 CSC Trigger Muon Port Card & Sector Processor in production Mezzanine.
US CMS DOE/NSF Review, 20 November Trigger - W. Smith1 WBS Trigger Wesley H. Smith, U. Wisconsin CMS Trigger Project Manager DOE/NSF Status.
US CMS DOE/NSF Review: April 11-13, Trig. - Estimate to Complete.
Electronics Review, May 2001Darin Acosta1 OPTICAL SP 1 Muon Sorter 3  / port card 3  / sector ME1 ME2-ME3 ME4 SR DT TF SP From CSC Port Cards MS MB1.
Upgrade of the CSC Endcap Muon Port Card with Spartan-6 FPGA Mikhail Matveev Rice University 30 April 2012.
US CMS DOE/NSF Review, May Trigger Plenary - W. Smith1 WBS Trigger Wesley H. Smith, U. Wisconsin CMS Trigger Project Manager DOE/NSF.
W. Smith, U. Wisconsin, US CMS DOE/NSF Review, May, 2004 Trigger Report - 1 CSC on-detector peripheral crate SBS VME Controller Muon Port Card: Output.
ATLAS SCT/Pixel TIM FDR/PRR28 June 2004 TIM Requirements - John Lane1 ATLAS SCT/Pixel TIM FDR/PRR 28 June 2004 Physics & Astronomy HEP Electronics John.
CSC Ops/DPG meeting, 05-Oct-2011 Hauser1 ALCT boards for ME4/2 etc.
CMS Week, 3-7 November CSC Trigger Test Beam Report Cast of many.
Update on CSC Endcap Muon Port Card
CSC EMU Muon Port Card (MPC)
Combined SR/SP UF Fits all of previous SP board logic! Main FPGA
Upgrade of the CSC Endcap Muon Port Card and Optical Links to CSCTF
Muon Track-Finder Trigger
CMS EMU TRIGGER ELECTRONICS
University of California Los Angeles
Regional Cal. Trigger Milestone: Major Production Complete
Current Status of CSC Trigger Elements – Quick Summary
CSC Muon Trigger - Annual Review
CSC Trigger Update Specific issues:
Darin Acosta University of Florida
September CSC Beam Test Report
Regional Cal. Trigger Milestone: Production & Testing Complete
CSC Trigger Muon Port Card & Sector Processor in production
New Calorimeter Trigger Receiver Card (U. Wisconsin)
Muon Port Card Latency, October 2015
Digitally subtracted pulse between
Sector Processor Status Report
CSC Muon Sorter Status Tests Plans M.Matveev August 21, 2003.
Custom Mezzanine for the MTF7 Processor
Presentation transcript:

M.Matveev Rice University March 20, 2002 EMU Muon Port Card Project

One board per CSC Sector (8 or 9 chambers), Resides in the middle of the peripheral VME 9U crate. Receives up to 2 muons from each of 8 or 9 Trigger Motherboards every 25 ns Selects 3 best muons out of 18 possible Transmits these 3 muons in ranked order to Sector Processors residing in the counting room over three 100 m optical cables every 25 ns MPC Functions

VME J1 CONNECTOR CUSTOM PERIPHERAL BACKPLANE 9U x 400 MM BOARD FINISAR FTRJ OPTICAL TRANSCEIVERS TLK2501 SERIALIZERS CCB INTERFACE SORTING LOGIC INPUT AND OUTPUT FIFO VME INTERFACE 3 OPTICAL CABLES TO SECTOR PROCESSOR TMB_1 TMB_2 TMB_3 TMB_4 TMB_5 TMB_6 TMB_7 TMB_8 TMB_9 SER OPTO MPC Block Diagram OPTO SN74GTLP18612 GTLP TRANSCEIVERS FPGA CCB UCLA MEZZANINE CARD (XCV600E)

PIPELINE MUON 1 PIPELINE MUON 2 DFF SORTER “3 OUT OF 18” MUON 1 CCB TMB 1 TMB 2 DFF 4 4 FIFO A FIFO A VME MUX VME TMB 9 MUON 2 VME FIFO_B MUON 1 DFF FIFO_B MUON 2 VME DFF FIFO_B MUON 3 VME MUON 3 54 Sorter FPGA CCB INTERFACE WINNER 9

9 input links from Trigger Motherboards, 80 MHz per link (288 inputs total) 3 output links to data serializers, 80 MHz per link (48 outputs total) 1 output status link (winners) 80 MHz to TMBs Input and output FIFO buffers for testing purposes Interfaces to VME and Clock and Control Board (CCB) (~75 inputs and outputs total for both) FPGA should have ~470 input/output pins and ~28 Gbps total bandwidth FPGA Requirements

TMB - to - MPC Frame Format

MPC – to – SP Frame Format

CSC Numbering scheme In the present design the CSC_ID=1 corresponds to TMB1 on the peripheral backplane, CSC_ID=2 corresponds to TMB2 and so on TMBTMB TMBTMB TMBTMB TMBTMB TMBTMB TMBTMB TMBTMB TMBTMB TMBTMB DMBDMB DMBDMB DMBDMB DMBDMB DMBDMB DMBDMB DMBDMB DMBDMB DMBDMB 1 MPCMPC CCBCCB

Targeted to Xilinx XCV600E-7FG680 FPGA (UCLA mezzanine card) 461/512 input/output pins used (89%) 5009/6912 slices used (72%) 42/72 BlockRAMs used (58%) Mhz maximum performance (FPGA Express synthesis) Latency ns (4.0 BX) total FPGA latency including: BX input 80MHz and multiplexing with FIFO BX sorting “3 out of 18” BX data merging BX output multiplexing and BX data latching into TLK2501 serializers 24 ns serialization delay (TLK MHz) Preliminary results of FPGA Design

GTLP Backplane Interface to 9 TMB’s (completely defined) Mezzanine Card pin assignment done A24D16 VME Interface based on glue logic (address latches, data buffers, comparators, DS/DTACK logic, CSR0) CCB Interface is completely defined Optical Data Format to SP has been agreed Preliminary FPGA design is done (XCV600E-7FG680) MPC draft specification is prepared Schematic design ~80% completed 6 free FPGA were obtained (Xilinx donation) Mezzanine cards are ordered through UCLA MPC Board Design Status

Same CCB for peripheral and Track Finder crates 20 sets (main 9U board + Altera-based mezzanine card) have been fabricated so far 15 boards are assembled and tested 2 boards will be used for Track Finder tests (UF & Rice) CCB for Track Finder Crate

TTCrx Clock40Des1 Jitter Mezzanine CardECP CECP B TTCrx ASIC operating voltage+5.0V+3.3V+5.0V Clock40Des1 jitter, ps (no BC, no L1A) Clock40Des1 jitter, ps (BC commands + L1A) New TTCrxOld TTCrx

Optical Test with TTCrx CCBCCB TTCVITTCVI BIT3BIT3 TTCVXTTCVX OPTOOPTO OPTOOPTO TTCrx ERROR 1 m 100 m VME 9UVME 6U COPPER CABLEOPTICAL CABLE OLD AND NEW TTCrx BOARDS WERE TESTED WITH Mhz CLOCK SOURCE FROM TTCvx MODULE Mhz CLOCK WAS MULTIPLIED BY 2 BY AV9170 CHIP NO ERRORS OBSERVED IN PRBS TEST FROM ONE OPTOBOARD TO ANOTHER AT Mhz (BER < c -1 ) 40 Mhz Clock multiplier PC

TTCrx Clock40Des1 Jitter Conclusion Jitter is lower for the newest TTCrx ASIC (Version 3.1, 12/2001) Jitter increases if the broadcast commands and L1A are transmitted from TTCvi/TTCvx Jitter distribution for ASIC Ver.3.1 is close to gaussian. Jitter distribution for old ASIC looks differently Jitter is lower if the new ASIC is powered from +5V Jitter introduced by any of two TTCrx ASICs and other components in the clock distribution circuitry at our testing setup is tolerable for TLK2501 transceivers operating at Mhz