Tod Dickson University of Toronto June 9, 2005

Slides:



Advertisements
Similar presentations
High efficiency Power amplifier design for mm-Wave
Advertisements

CSICS 2013 Monterey, California A DC-100 GHz Bandwidth and 20.5 dB Gain Limiting Amplifier in 0.25μm InP DHBT Technology Saeid Daneshgar, Prof. Mark Rodwell.
T. Chalvatzis, University of Toronto - ESSCIRC Outline Motivation Decision Circuit Design Measurement Results Summary.
Design and Application of Power Optimized High-Speed CMOS Frequency Dividers.
Power Reduction Techniques For Microprocessor Systems
RMO4C-2 A Low-Noise 40-GS/s Continuous-Time Bandpass ΔΣ ADC Centered at 2 GHz Theo Chalvatzis and Sorin P. Voinigescu The Edward S. Rogers Sr. Department.
DSP Based Equalization for 40-Gbps Fiber Optic Communication Shahriar Shahramian.
Design of High-Speed Laser Driver Using a Standard CMOS Technology for Optical Data Transmission Dissertation Defense Presentation By Seok Hun Hyun Advisor:
40Gbit/s Coherent Optical Receiver Using a Costas Loop
Mehdi Alimadadi, Samad Sheikhaei, Guy Lemieux, Shahriar Mirabbasi, Patrick Palmer University of British Columbia (UBC) Vancouver, BC, Canada A 3GHz Switching.
A Zero-IF 60GHz Transceiver in 65nm CMOS with > 3.5Gb/s Links
ECE 679: Digital Systems Engineering
Min-Hyeong Kim High-Speed Circuits and Systems Laboratory E.E. Engineering at YONSEI UNIVERITY JOURNAL OF LIGHTWAVE TECHNOLOGY, VOL. 22, NO.
Design Consideration for Future RF Circuits Circuits and Systems, ISCAS IEEE International Symposium 27 May 2007 Author : Behzad Razavi Presenter.
Polar Loop Transmitter T. Sowlati, D. Rozenblit, R. Pullela, M. Damgaard, E. McCarthy, D. Koh, D. Ripley, F. Balteanu, I. Gheorghe.
60-GHz Direct-Conversion Transceiver on 130-nm CMOS with Integrated Digital Control Interface B. N. Wicks, C. M. Ta, F. Zhang, P. Nadagouda, B. Yang, Z.
EECS 170C Lecture Week 1 Spring 2014 EECS 170C
60-GHz PA and LNA in 90-nm RF-CMOS
学术报告 A Low Noise Amplifier For 5.2GHz Application Using 0.18um CMOS 蔡天昊
High-Speed Circuits & Systems Laboratory Electronic Circuits for Optical Systems : Transimpedance Amplifier (TIA) Jin-Sung Youn
University of Toronto (TH2B - 01) 65-GHz Doppler Sensor with On-Chip Antenna in 0.18µm SiGe BiCMOS Terry Yao, Lamia Tchoketch-Kebir, Olga Yuryevich, Michael.
DDR MEMORY  NEW TCEHNOLOGY  BANDWIDTH  SREVERS, WORKSTATION  NEXT GENERATION OF SDRAM.
Chihou Lee, Terry Yao, Alain Mangan, Kenneth Yau, Miles Copeland*, Sorin Voinigescu University of Toronto - Edward S. Rogers, Sr. Dept. of Electrical &
BY MD YOUSUF IRFAN.  GLOBAL Positioning System (GPS) receivers for the consumer market require solutions that are compact, cheap, and low power.  This.
A Serializer ASIC for High Speed Data Transmission in Cryogenic and HiRel Environment Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group.
A 77-79GHz Doppler Radar Transceiver in Silicon
Mohsine Menouni, CPPM - Marseille Gui Ping, SMU - Dallas - Texas
CSICS 26 Oct A 49-Gb/s, 7-Tap Transversal Filter in 0.18  m SiGe BiCMOS for Backplane Equalization Altan Hazneci and Sorin Voinigescu Edward S.
New MMIC-based Millimeter-wave Power Source Chau-Ching Chiong, Ping-Chen Huang, Yuh-Jing Huang, Ming-Tang Chen (ASIAA), Shou-Hsien Weng, Ho-Yeh Chang (NCUEE),
1 Quarterly Technical Report 1 for Pittsburgh Digital Greenhouse Kyusun Choi The Pennsylvania State University Computer Science and Engineering Department.
A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology
October 31st, 2005CSICS Presentation1 A 1-Tap 40-Gbps Decision Feedback Equalizer in a  m SiGe BiCMOS Technology Adesh Garg, Anthony Chan Carusone.
Low Voltage Low Power constant - g m Rail to Rail CMOS Op-Amp with Overlapped Transition Regions ECEN /3/02 Vishwas Ganesan.
High-Speed Track-and-Hold Circuit Design October 17th, 2012 Saeid Daneshgar, Prof. Mark Rodwell (UCSB) Zach Griffith (Teledyne)
Presenter: Chun-Han Hou ( 侯 鈞 瀚)
NTU GIEE NanoSiOE 1 Strain-enhanced Device and Circuit for Optical Communication System 指導教授:劉致為 博士 學生:余名薪 台灣大學電子工程學研究所.
Interconnect Focus Center e¯e¯ e¯e¯ e¯e¯ e¯e¯ IWSM 2001Sam, Chandrakasan, and Boning – MIT Variation Issues in On-Chip Optical Clock Distribution S. L.
ITRS: RF and Analog/Mixed- Signal Technologies for Wireless Communications Nick Krajewski CMPE /16/2005.
A High-Gain, Low-Noise, +6dBm PA in 90nm CMOS for 60-GHz Radio
High speed silicon Mach-Zehnder modulator
Low Power – High Speed MCML Circuits (II)
Departement Elektriese, Elektroniese & Rekenaar-Ingenieurswese Department of Electrical, Electronic & Computer Engineering Kgoro ya Merero ya Mohlagase,
A 2-GHz Direct Sampling ΔΣ Tunable Receiver with 40-GHz Sampling Clock and on-chip PLL T. Chalvatzis 1, T. O. Dickson 1,2 and S. P. Voinigescu 1 1 University.
Homework Statement Mao-Cheng Chiu National Chiao -Tung University Department of Electronics Engineering.
A 1.25-Gb/s Digitally-Controlled Dual-Loop Clock and Data Recovery Circuit with Improved Effective Phase Resolution Chang-Kyung Seong 1), Seung-Woo Lee.
MICAS Department of Electrical Engineering (ESAT) Design-In for EMC on digital circuit December 5th, 2005 Low Emission Digital Circuit Design Junfeng Zhou.
Bootstrapped Full-Swing CMOS Driver for Low Supply Voltage Operation Speaker : Hsin-Chi Lai Advisor ︰ Zhi-Ming Lin National.
An Ultra-low Voltage UWB CMOS Low Noise Amplifier Presenter: Chun-Han Hou ( 侯 鈞 瀚 ) 1 Yueh-Hua Yu, Yi-Jan Emery Chen, and Deukhyoun Heo* Department of.
A Tail Current-Shaping Technique to Reduce Phase Noise in LC VCOs 指導教授 : 林志明 教授 學 生 : 劉彥均 IEEE 2005CUSTOM INTEGRATED CIRCUITS CONFERENCE Babak Soltanian.
Adviser : Hwi-Ming Wang Student : Wei-Guo Zhang Date : 2009/7/14
A HIGH-SPEED LOW-POWER RAIL-TO-RAIL BUFFER AMPLIFIER FOR LCD APPLICATION C-W Lu; Xiao, P.H.; Electrical and Computer Engineering, Canadian Conference on.
1 Low-Voltage BiCMOS Circuits for High-Speed Data Links up to 80 Gb/s Tod Dickson University of Toronto June 24, 2005.
© Sean Nicolson, BCTM 2006 © Sean Nicolson, 2007 A 2.5V, 77-GHz, Automotive Radar Chipset Sean T. Nicolson 1, Keith A. Tang 1, Kenneth H.K. Yau 1, Pascal.
© Digital Integrated Circuits 2nd Inverter Digital Integrated Circuits A Design Perspective The Inverter Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
Bi-CMOS Prakash B.
Rakshith Venkatesh 14/27/2009. What is an RF Low Noise Amplifier? The low-noise amplifier (LNA) is a special type of amplifier used in the receiver side.
Timothy O. Dickson and Sorin P. Voinigescu Edward S. Rogers, Sr. Dept of Electrical and Computer Engineering University of Toronto CSICS November 15, 2006.
A 20/30 Gbps CMOS Backplane Driver with Digital Pre-emphasis Paul Westergaard, Timothy Dickson, and Sorin Voinigescu University of Toronto Canada.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
1 The Link-On-Chip (LOC) Project at SMU 1.Overview. 2.Status 3.Current work on LOCs6. 4.Plan and summary Jingbo Ye Department of Physics SMU Dallas, Texas.
SiGe A complementary BiCMOS technology with High Speed npn and pnp SiGe:C HBTs.
Ekaterina Laskin, Sean T. Nicolson, Sorin P. Voinigescu
J. Ye SMU Joint ATLAS-CMS Opto-electronics working group, April 10-11, 2008 CERN 1 Test Results on LOC1 and Design considerations for LOC2 LOC1 test results:
M. Atef, Hong Chen, and H. Zimmermann Vienna University of Technology
1 IT R&D Global Leader 고속 비디오 데이터 전송용 SerDes SoC ( 기술이전 ) 고속 비디오 데이터 전송용 SerDes SoC ( 기술이전 ) 융합부품소재연구부문 시스템반도체연구부 디지털 RF SoC 연구팀 책임연구원 박.
High Gain Transimpedance Amplifier with Current Mirror Load By: Mohamed Atef Electrical Engineering Department Assiut University Assiut, Egypt.
Ultra-low Power Components
A Large Swing, 40-Gb/s SiGe BiCMOS Driver with Adjustable Pre-Emphasis for Data Transmission over 75W Coaxial Cable Ricardo A. Aroca & Sorin P. Voinigescu.
Design of benchmark circuit s5378 for reduced scan mode activity
Presentation transcript:

Tod Dickson University of Toronto June 9, 2005 Low-Power Circuits for a 2.5-V, 10.7-to-86-Gb/s Serial Transmitter in 130-nm SiGe BiCMOS Tod Dickson University of Toronto June 9, 2005

Motivation Ever-growing bandwidth demands results in higher data rate broadband transceivers Next generation wireline applications will exceed 80-Gb/s. To date, serial transmitters at this data rate have not been demonstrated. High power consumption even an 40-Gb/s makes high levels of integration difficult. Reducing power consumption without sacrificing speed is a key challenge.

HBT vs. MOS High-Speed Logic BiCMOS Cascode Lower supply voltage Needs higher current for same speed No power savings High speed due to intrinsic slew rate Requires high supply voltage (3.3V or more)

Power reduction techniques BiCMOS logic family reduces supply voltage Reduce tail current with inductive peaking LP = CLDV2 3.1 IT2 Stacked inductors 10 mm 43-Gb/s latch consumes only 20mW

2.5-V, 10.7-to-86-Gb/s Serial Transmitter 40-GHz PLL On-chip PRBS for BIST 8:1 MUX Output Driver

Die Photo & Measured Results 1.5mm 1.8mm Measured 86-Gb/s eye diagram 2 x 275mVpp output swing < 600fs rms jitter 6ps rise/fall times (20%-80%) Fabricated in 130-nm SiGe BiCMOS w/ HBT fT = 150 GHz

Comparison Technology fT/fMAX Data Rate Supply Voltage Power 130-nm CMOS 85/90 GHz 40-Gb/s (half-rate) 1.5 V 2.7 W InP HBT 150/150 GHz 43-Gb/s (full-rate) -3.6/ -5.2 V 3.6 W 180-nm SiGe BiCMOS HBT: 120/100 GHz 43-Gb/s (half-rate) -3.6 V 1.6 W 2.3 W 130-nm SiGe BiCMOS MOS: 85/90 GHz HBT: 150/150 GHz 86-Gb/s (half-rate) 2.5 V 1.36 W

Conclusions Demonstrated the first serial transmitter above 40-Gb/s in any semiconductor technology. Low-power operation achieved by employing BiCMOS high-speed logic family to reduce supply voltage. trading off bias current for inductive peaking. Adding a SiGe HBT to a CMOS process can result in a serial transmitter with twice the data rate and half the power dissipation.