A 2-GHz Direct Sampling ΔΣ Tunable Receiver with 40-GHz Sampling Clock and on-chip PLL T. Chalvatzis 1, T. O. Dickson 1,2 and S. P. Voinigescu 1 1 University.

Slides:



Advertisements
Similar presentations
A Stabilization Technique for Phase-Locked Frequency Synthesizers Tai-Cheng Lee and Behzad Razavi IEEE Journal of Solid-State Circuits, Vol. 38, June 2003.
Advertisements

Calice Meeting – Prague September 12 th Design of a 16 bit  DAC for ECAL calibration Status report D. Dzahini, L. Gallin-Martel, O. Rossetto,
COMMUNICATION SYSTEM EEEB453 Chapter 3 (III) ANGLE MODULATION
T. Chalvatzis, University of Toronto - ESSCIRC Outline Motivation Decision Circuit Design Measurement Results Summary.
The Design of a Delta Sigma Modulator Presented by: Sameh Assem Ibrahim 24-July-2003.
Application: For high SNR and SFDR, such as xDSL and Hi-Fi audio. Preferred architecture: Multi-bit ∆ΣM (Delta-Sigma Modulator). Problem: Nonlinear DAC.
1 IF Receiver for Wideband Digitally Modulated Signals Direct Instructor: Doctor Ronen Holtzman, Microwave Division, Elisra Electronic Systems Ltd. Supervising.
Spring 2007W. Rhett DavisNC State UniversityECE 747Slide 1 ECE 747 Digital Signal Processing Architecture SoC Lecture – Working with Analog-to-Digital.
RMO4C-2 A Low-Noise 40-GS/s Continuous-Time Bandpass ΔΣ ADC Centered at 2 GHz Theo Chalvatzis and Sorin P. Voinigescu The Edward S. Rogers Sr. Department.
DSP Based Equalization for 40-Gbps Fiber Optic Communication Shahriar Shahramian.
Electronics for Telecommunications Complete time-domain behavioral model of Analog to Digital converter block using SIMULINK ® for advanced RF receiver.
Ultra Low Power PLL Implementations Sudhanshu Khanna ECE
A Zero-IF 60GHz Transceiver in 65nm CMOS with > 3.5Gb/s Links
Polar Loop Transmitter T. Sowlati, D. Rozenblit, R. Pullela, M. Damgaard, E. McCarthy, D. Koh, D. Ripley, F. Balteanu, I. Gheorghe.
NA62 front end architecture and performance Jan Kaplon/Pierre Jarron.
60-GHz PA and LNA in 90-nm RF-CMOS
ALL-DIGITAL PLL (ADPLL)
ECE1352F University of Toronto 1 60 GHz Radio Circuit Blocks 60 GHz Radio Circuit Blocks Analog Integrated Circuit Design ECE1352F Theodoros Chalvatzis.
University of Toronto (TH2B - 01) 65-GHz Doppler Sensor with On-Chip Antenna in 0.18µm SiGe BiCMOS Terry Yao, Lamia Tchoketch-Kebir, Olga Yuryevich, Michael.
Chihou Lee, Terry Yao, Alain Mangan, Kenneth Yau, Miles Copeland*, Sorin Voinigescu University of Toronto - Edward S. Rogers, Sr. Dept. of Electrical &
BY MD YOUSUF IRFAN.  GLOBAL Positioning System (GPS) receivers for the consumer market require solutions that are compact, cheap, and low power.  This.
Worcester Polytechnic Institute
Motivation Yang You 1, Jinghong Chen 1, Datao Gong 2, Deping Huang 1, Tiankuan Liu 2, Jingbo Ye 2 1 Department of Electrical Engineering, Southern Methodist.
Presented By Dwarakaprasad Ramamoorthy An Optimized Integrated QVCO for Use in a Clock Generator for a New Globally Asynchronous, Locally Synchronous (GALS)
14-5 January 2006 Luciano Musa / CERN – PH / ED General Purpose Charge Readout Chip Nikhef, 4-5 January 2006 Outline  Motivations and specifications 
FE8113 ”High Speed Data Converters”
A 77-79GHz Doppler Radar Transceiver in Silicon
Analog Circuit Design Techniques at 0.5 V Shouribrata Chatterjee Department of Electrical Engineering, Indian Institute of Technology Delhi.
Experimental results obtained from a 1.6 GHz CMOS Quadrature Output PLL with on-chip DC-DC Converter Owen Casha Department of Micro & Nanoelectronics University.
CSICS 26 Oct A 49-Gb/s, 7-Tap Transversal Filter in 0.18  m SiGe BiCMOS for Backplane Equalization Altan Hazneci and Sorin Voinigescu Edward S.
Phase-Locked Loop Design S emiconducto r S imulation L aboratory Phase-locked loops: Building blocks in receivers and other communication electronics Main.
New MMIC-based Millimeter-wave Power Source Chau-Ching Chiong, Ping-Chen Huang, Yuh-Jing Huang, Ming-Tang Chen (ASIAA), Shou-Hsien Weng, Ho-Yeh Chang (NCUEE),
1 Process-Variation Tolerant Design Techniques for Multiphase Clock Generation Manohar Nagaraju +, Wei Wu*, Cameron Charles # + University of Washington,
Mehdi Sadi, Italo Armenti Design of a Near Threshold Low Power DLL for Multiphase Clock Generation and Frequency Multiplication.
1HSSPG Georgia Tech High Speed Image Acquisition System for Focal-Plane-Arrays Doctoral Dissertation Presentation by Youngjoong Joo School of Electrical.
A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology
S. -L. Jang, Senior Member, IEEE, S. -H. Huang, C. -F. Lee, and M. -H
October 31st, 2005CSICS Presentation1 A 1-Tap 40-Gbps Decision Feedback Equalizer in a  m SiGe BiCMOS Technology Adesh Garg, Anthony Chan Carusone.
High-Speed Track-and-Hold Circuit Design October 17th, 2012 Saeid Daneshgar, Prof. Mark Rodwell (UCSB) Zach Griffith (Teledyne)
A High-Gain, Low-Noise, +6dBm PA in 90nm CMOS for 60-GHz Radio
VLSI Design Lab PHASE NOISE IN PHASE-LOCKED LOOP CIRCUITS Ashok Srivastava Department of Electrical and Computer Engineering School of Electrical Engineering.
A Low-Jitter 8-to-10GHz Distributed DLL for Multiple-Phase Clock Generation Keng-Jan Hsiao and Tai-Cheng Lee National Taiwan University Taipei, Taiwan.
1 A Frequency Synthesizer Using Two Different Delay Feedbacks 班級:積體所碩一 學生:林欣緯 指導教授:林志明 教授 Circuits and Systems, ISCAS IEEE International Symposium.
A 1.25-Gb/s Digitally-Controlled Dual-Loop Clock and Data Recovery Circuit with Improved Effective Phase Resolution Chang-Kyung Seong 1), Seung-Woo Lee.
A GHz Fourth-Harmonic Voltage-Controlled Oscillator in 130nm SiGe BiCMOS Technology Yang Lin and David E. Kotecki Electrical and Computer Engineering.
A Tail Current-Shaping Technique to Reduce Phase Noise in LC VCOs 指導教授 : 林志明 教授 學 生 : 劉彥均 IEEE 2005CUSTOM INTEGRATED CIRCUITS CONFERENCE Babak Soltanian.
Adviser : Hwi-Ming Wang Student : Wei-Guo Zhang Date : 2009/7/14
Jinna Yan Nanyang Technological University Singapore
A 10b Ternary SAR (TSAR) ADC with Decision Time Quantization Based Redundancy Jon Guerber, Manideep Gande, Hariprasath Venkatram, Allen Waters, Un-Ku Moon.
Tod Dickson University of Toronto June 9, 2005
12/14/2010Sophia University Solid –State Circuits & Devices Laboratory 1 A low-power delta-sigma modulator using dynamic-source-follower integrators Ryoto.
© Sean Nicolson, BCTM 2006 © Sean Nicolson, 2007 A 2.5V, 77-GHz, Automotive Radar Chipset Sean T. Nicolson 1, Keith A. Tang 1, Kenneth H.K. Yau 1, Pascal.
Timothy O. Dickson and Sorin P. Voinigescu Edward S. Rogers, Sr. Dept of Electrical and Computer Engineering University of Toronto CSICS November 15, 2006.
Technical Report High Speed CMOS A/D Converter Circuit for Radio Frequency Signal Kyusun Choi Computer Science and Engineering Department The Pennsylvania.
A 20/30 Gbps CMOS Backplane Driver with Digital Pre-emphasis Paul Westergaard, Timothy Dickson, and Sorin Voinigescu University of Toronto Canada.
Ekaterina Laskin, Sean T. Nicolson, Sorin P. Voinigescu
Masaya Miyahara, James Lin, Kei Yoshihara and Akira Matsuzawa Tokyo Institute of Technology, Japan A 0.5 V, 1.2 mW, 160 fJ, 600 MS/s 5 bit Flash ADC.
Outline Abstract Introduction Bluetooth receiver architecture
Design and Frequency Scaling of CMOS VCOs Keith Tang Sorin P. Voinigescu June 9 th, 2006.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
Technical Report 4 for Pittsburgh Digital Greenhouse High Speed CMOS A/D Converter Circuit for Radio Frequency Signal Kyusun Choi Computer Science and.
Mackenzie Cook Mohamed Khelifi Jonathon Lee Meshegna Shumye Supervisors: John W.M. Rogers, Calvin Plett 1.
Communication 40 GHz Anurag Nigam.
9th Workshop on Electronics for LHC Experiments
Basics of Converter Technology
Ali Fard M¨alardalen University, Dept
TU3E-4 A K-band Low Phase-Noise High-Gain Gm Boosted Colpitts VCO for GHz FMCW Radar applications R. Levinger, O. Katz, J. Vovnoboy, R. Ben-Yishay.
Integrated Solutions for 5G Frequency-Division and Full Duplex Systems
1 Gbit/s Serial Link 1 Gbit/s Data Link Using Multi Level Signalling
A Large Swing, 40-Gb/s SiGe BiCMOS Driver with Adjustable Pre-Emphasis for Data Transmission over 75W Coaxial Cable Ricardo A. Aroca & Sorin P. Voinigescu.
Presentation transcript:

A 2-GHz Direct Sampling ΔΣ Tunable Receiver with 40-GHz Sampling Clock and on-chip PLL T. Chalvatzis 1, T. O. Dickson 1,2 and S. P. Voinigescu 1 1 University of Toronto, Toronto, CA 2 now with IBM T.J. Watson Research Center, NY, USA

Outline of Presentation Motivation Circuit design –Loop filter –PLL Measurement results Summary

Motivation Direct sampling receiver for 2-GHz radio with 60 MHz BW –CT BP ΔΣ ADC with SNDR of 55dB/60MHz [Chalvatzis et al., JSSC, May 2007] –Investigation of clock jitter impact with on-chip clock source

System Architecture 2-GHz Gm-LC BPF Fourth order loop 1-bit quantizer as DFF with F CLK =40GHz RZ pulse DACs 40-GHz VCO/PLL

System Level Design Design methodology in continuous-time System level simulation for accurate analysis of loop delay Loop coefficients: –Gm1=22mS, Gm2=15mS –Gfb1=50mS, Gfb2=150mS SNDR=61dB over 60 MHz in Matlab Simulink

SNR vs clock jitter Clock jitter effect simulated for F S =40GHz, OSR=333 PLL jitter < 1.4 ps (rms) for 10 bits resolution Δ: quantizer step [Ortmanns et al., ISCAS 2003]

SNR vs resonator Q Quantization noise integrated over BW for F S =40GHz Q >18 for 10 bits resolution

Loop Filter MOS-HBT cascode for high linearity and low noise EF limit voltage headroom, current source adds noise Loop filter with EF

Modified Loop Filter MOS-HBT cascode for high linearity and low noise EF limit voltage headroom, current source adds noise Modified Loop Filter

D/A Converter – Quantizer DAC and quantizer with MOS-HBT cascodes [Chalvatzis et al., JSSC, May 2007] MOS on clock path to improve speed with low supply HBT on data path for high gain DAC Latch

Digital Receiver – PLL Blocks 40-GHz PLL design from 2.5V challenging Combination of MOS-HBT transistors in PLL blocks Resettable Latch

Digital Receiver – PLL Blocks 40-GHz PLL design from 2.5V challenging Combination of MOS-HBT transistors in PLL blocks Charge Pump

VCO Colpitts VCO topology with HBT [Dickson et al., CSICS 2006] VCO biased for minimum phase noise Differential tuning with accumulation mode MOS varactors

Fabrication and characterization of digital receiver

Fabrication ADC with on chip VCO/PLL in STM 0.13μm SiGe BiCMOS Power dissipation 2.19W from 2.5V Chip size 1.59x2.39mm 2 ADC PLL SEL RF IN DIGITAL OUT PLL REF

Phase noise/jitter measured on PLL test structure RMS jitter: σ t =849fs Jitter limited SNR for F o =2GHz and OSR=333 -> SNR=66.7dB PLL measurements

Phase noise < -103dBc/Hz at 1 MHz offset from 40-GHz carrier VCO measurements

Spectrum measurement with PLL ADC tested with external and on-chip clock No significant degradation from on-chip clock Feedthrough from 2.5GHz PLL reference does not degrade performance

SFDR measurement SFDR=59dB

SNDR measurement SNDR measured for F IN =2GHz, FS=40GHz SNDR = 59.8dB over 60 MHz

Dynamic Range ADC noise floor the same (-65dBm/60MHz) when external and on-chip clock employed

Digital Receiver Performance Fo2GHz Fs40GHz BW60MHz SNDR59.8dB ENOB9.65bits SFDR59dB P 1dB -2.8dBm DR58.5dB Power2.19W FoM 65.5GHz/W 15.3pJ/bit

Conclusion First mm-wave sampling ΔΣ digital receiver in any semiconductor technology Digital receiver achieves 9.65-bit resolution over 60 MHz Removing EF pair in filter helps to increase linearity of ADC loop filter For 10-bits resolution, jitter from on-chip VCO/PLL not limiting performance Noise floor set by resonator Q

Acknowledgements Nortel Networks for funding support John Ilowski and Eric Gagnon for discussions STMicroelectronics for chip fabrication Prof Miles Copeland for advice on the manuscript Ricardo Aroca for help with testing CMC for CAD tools Jaro Pristrupa for CAD support