A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology

Slides:



Advertisements
Similar presentations
Operational Amplifier
Advertisements

6-k 43-Gb/s Differential Transimpedance-Limiting Amplifiers with Auto-zero Feedback and High Dynamic Range H. Tran 1, F. Pera 2, D.S. McPherson 1, D. Viorel.
CHAPTER 3: SPECIAL PURPOSE OP-AMP CIRCUITS
CMOS Comparator Data Converters Comparator Professor Y. Chiu
EC 2208 – Electronic Circuits Lab 1
CSICS 2013 Monterey, California A DC-100 GHz Bandwidth and 20.5 dB Gain Limiting Amplifier in 0.25μm InP DHBT Technology Saeid Daneshgar, Prof. Mark Rodwell.
T. Chalvatzis, University of Toronto - ESSCIRC Outline Motivation Decision Circuit Design Measurement Results Summary.
NxN pixel demonstrator. Time to Digital Converter (2) Tapped delay line –128 cells, 100ps Two hit registers –One per both leading and trailing edge 7.
NONIDEAL OP AMP CIRCUITS. Objective of Lecture Describe the impact of real operational amplifiers on the models used in simulation and on the design approaches.
Design and Implementation a 8 bits Pipeline Analog to Digital Converter in The Technology 0.6 μm CMOS Process Eri Prasetyo.
RMO4C-2 A Low-Noise 40-GS/s Continuous-Time Bandpass ΔΣ ADC Centered at 2 GHz Theo Chalvatzis and Sorin P. Voinigescu The Edward S. Rogers Sr. Department.
DSP Based Equalization for 40-Gbps Fiber Optic Communication Shahriar Shahramian.
Figure 1.17 Model of an electronic amplifier, including input resistance Ri and output resistance Ro. © 2000 Prentice Hall Inc.
1/42 Changkun Park Title Dual mode RF CMOS Power Amplifier with transformer for polar transmitters March. 26, 2007 Changkun Park Wave Embedded Integrated.
Mehdi Alimadadi, Samad Sheikhaei, Guy Lemieux, Shahriar Mirabbasi, Patrick Palmer University of British Columbia (UBC) Vancouver, BC, Canada A 3GHz Switching.
A Zero-IF 60GHz Transceiver in 65nm CMOS with > 3.5Gb/s Links
Low-Noise Trans-impedance Amplifiers (TIAs) for Communication System Jie Zou Faculty Advisor: Dr. Kamran Entesari, Graduate Advisor: Sarmad Musa Department.
Introduction to Analog-to-Digital Converters
CMOS VLSIAnalog DesignSlide 1 CMOS VLSI Analog Design.
Introduction AD620 Instrumentation Amplifier
NA62 front end Layout in DM option Jan Kaplon/Pierre Jarron.
© 2012 Pearson Education. Upper Saddle River, NJ, All rights reserved. Electronic Devices, 9th edition Thomas L. Floyd Electronic Devices Ninth.
Introduction to Op Amps
60-GHz PA and LNA in 90-nm RF-CMOS
High-Speed Circuits & Systems Laboratory Electronic Circuits for Optical Systems : Transimpedance Amplifier (TIA) Jin-Sung Youn
University of Toronto (TH2B - 01) 65-GHz Doppler Sensor with On-Chip Antenna in 0.18µm SiGe BiCMOS Terry Yao, Lamia Tchoketch-Kebir, Olga Yuryevich, Michael.
Chihou Lee, Terry Yao, Alain Mangan, Kenneth Yau, Miles Copeland*, Sorin Voinigescu University of Toronto - Edward S. Rogers, Sr. Dept. of Electrical &
A Wideband CMOS Current-Mode Operational Amplifier and Its Use for Band-Pass Filter Realization Mustafa Altun *, Hakan Kuntman * * Istanbul Technical University,
A 77-79GHz Doppler Radar Transceiver in Silicon
L. Gallin-Martel, D. Dzahini, F. Rarbi, O. Rossetto
CSICS 26 Oct A 49-Gb/s, 7-Tap Transversal Filter in 0.18  m SiGe BiCMOS for Backplane Equalization Altan Hazneci and Sorin Voinigescu Edward S.
1HSSPG Georgia Tech High Speed Image Acquisition System for Focal-Plane-Arrays Doctoral Dissertation Presentation by Youngjoong Joo School of Electrical.
Transistor Amplifiers
October 31st, 2005CSICS Presentation1 A 1-Tap 40-Gbps Decision Feedback Equalizer in a  m SiGe BiCMOS Technology Adesh Garg, Anthony Chan Carusone.
CHAPTER 15 Special ICs. Objectives Describe and Analyze: Common Mode vs. Differential Instrumentation Amps Optoisolators VCOs & PLLs Other Special ICs.
3V CMOS Rail to Rail Op-Amp
High-Speed Track-and-Hold Circuit Design October 17th, 2012 Saeid Daneshgar, Prof. Mark Rodwell (UCSB) Zach Griffith (Teledyne)
Module 4 Operational Amplifier
Interconnect Focus Center e¯e¯ e¯e¯ e¯e¯ e¯e¯ IWSM 2001Sam, Chandrakasan, and Boning – MIT Variation Issues in On-Chip Optical Clock Distribution S. L.
Chapter 4 Logic Families.
A High-Gain, Low-Noise, +6dBm PA in 90nm CMOS for 60-GHz Radio
A 2-GHz Direct Sampling ΔΣ Tunable Receiver with 40-GHz Sampling Clock and on-chip PLL T. Chalvatzis 1, T. O. Dickson 1,2 and S. P. Voinigescu 1 1 University.
A 1V 14b Self-Timed Zero- Crossing-Based Incremental ΔΣ ADC[1] Class Presentation for Custom Implementation of DSP By Parinaz Naseri Spring
A 30 GS/s 4-Bit Binary Weighted DAC in SiGe BiCMOS Technology
Calorimeter upgrade meeting – Phone Conference– May 5 th 2010 First prototyping run Upgrade of the front end electronics of the LHCb calorimeter.
Tod Dickson University of Toronto June 9, 2005
Operational Amplifiers The operational amplifier, also know as an op amp, is essentially a voltage amplifier with an extremely high voltage gain. One of.
© Sean Nicolson, BCTM 2006 © Sean Nicolson, 2007 A 2.5V, 77-GHz, Automotive Radar Chipset Sean T. Nicolson 1, Keith A. Tang 1, Kenneth H.K. Yau 1, Pascal.
Timothy O. Dickson and Sorin P. Voinigescu Edward S. Rogers, Sr. Dept of Electrical and Computer Engineering University of Toronto CSICS November 15, 2006.
A 20/30 Gbps CMOS Backplane Driver with Digital Pre-emphasis Paul Westergaard, Timothy Dickson, and Sorin Voinigescu University of Toronto Canada.
Low Power, High-Throughput AD Converters
Low Power, High-Throughput AD Converters
Outline Abstract Introduction Bluetooth receiver architecture
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
2/June/2009LHCb Upgrade1 Single ended ADC Differential ADC –Convert single ended signal to differential (use AD8138 amp) –ASIC differential output ADC.
CMOS Analog Design Using All-Region MOSFET Modeling
M. Atef, Hong Chen, and H. Zimmermann Vienna University of Technology
Low Power, High-Throughput AD Converters
The Working Theory of an RC Coupled Amplifier in Electronics.
High Gain Transimpedance Amplifier with Current Mirror Load By: Mohamed Atef Electrical Engineering Department Assiut University Assiut, Egypt.
Electronic Devices Ninth Edition Floyd Chapter 14.
Communication 40 GHz Anurag Nigam.
Op-Amp Basics & Linear Applications
B.Sc. Thesis by Çağrı Gürleyük
A KICK-BACK REDUCED COMPARATOR FOR A 4-6-BIT 3-GS/S FLASH ADC
A Novel 1. 5V CMFB CMOS Down-Conversion Mixer Design for IEEE 802
General Licensing Class
A Large Swing, 40-Gb/s SiGe BiCMOS Driver with Adjustable Pre-Emphasis for Data Transmission over 75W Coaxial Cable Ricardo A. Aroca & Sorin P. Voinigescu.
Chapter 5 OUTLINE Op-Amp from 2-Port Blocks
Presentation transcript:

A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology Shahriar Shahramian Sorin P. Voinigescu Anthony Chan Carusone Department of Electrical & Computer Eng. University of Toronto Canada

Introduction & Motivation I Equalization required at high bit rates Analog equalization up to 40 Gb/s Digital equalization is more robust and flexible Digital Equalizer Photo Detector T/H ADC Adaptive Equalizer Clock Recovery Equalized Data Require full rate Track & Hold Amplifiers

Introduction & Motivation II Demonstrated 40-GS/sec THA in SiGe BiCMOS fT and fMAX of 160 GHz CMOS technologies scaling to nanometre fT and fMAX exceed 200 GHz for in production CMOS CMOS is a serious contender for implementing DSP based equalizers above 10 Gb/s

Switched Emitter Follower Introduction & Motivation III Diode Sampling Bridge Switched Emitter Follower J. C. Jensen, et. al. CICC 02 S. Shahramian, et. al. CSICS 05 High speed Low dynamic range Requires diodes High speed Lower supply Isolation in hold mode

Switched Source Follower Introduction & Motivation IV Series CMOS Sampler Switched Source Follower I. H. Wang, et. al. Electronic Letters 06 This work CICC 06 Low supply Low speed due to series CMOS RON Take advantage of high speed CMOS source follower

0.13-µm CMOS Technology Simulated fT and fMAX of 80 GHz 8 layer metallization back end with thick RF top metal layers Available triple-well CMOS transistors Available low power (high VTH) transistors

THA Block Diagram Data Path Output Input T/H Clock Clock Path TIA TIA DRV CS TIA T/H Diff. Pair Diff. Pair Input Output DRV CS Clock TIA CML INV Clock Path CS

Input Stage Design TIA Active loads Improve open loop Gain, T

Input Stage Design Eliminating current source transistor reduces power TIA Eliminating current source transistor reduces power supply voltage

Input Stage Design TIA Signal matching through resistive feedback

Input Stage Design TIA Noise matching through transistor sizing

Input Stage Design Transistors biased at J = 0.25 mA/µm, TIA Transistors biased at J = 0.25 mA/µm, increased noise figure for higher bandwidth Simulated bandwidth: 30 GHz Simulated input integrated noise over 30 GHz: 0.5 mVrms

Input Stage Design Inductors improve bandwidth, input TIA Inductors improve bandwidth, input matching and filter high frequency noise

Input Stage Design TIA CS Transistors Q1 and Q2 are diode-connected at DC and therefore can bias the next CS stage

THA Stage Design T/H Switched source follower for maximum bandwidth

THA Stage Design T/H During Track, QSF acts as a source follower with current IT

THA Stage Design T/H During Hold, IT flows through RL which turns QSF off and isolates CH

THA Stage Design T/H QT and QH operate in digital mode and thus are biased at J = 0.15mA/µm

used to drive QT further THA Stage Design T/H High VTH devices are used to drive QT further into “OFF” region and reduce leakage

triple well transistor to THA Stage Design T/H QSF is implemented as a triple well transistor to reduce VEFF and lower power supply voltage

THA Stage Design T/H A linear buffer drives the T/H block with 600mVPP Diff. Pair T/H A linear buffer drives the T/H block with 600mVPP input and output swing

THA Stage Design Diff. Pair T/H Capacitor Cfth is used to match QSF-CGS and thus cancel input signal feedthrough during hold mode

THA Stage Design Diff. Pair DRV T/H A linear output driver provides signal to external 50Ω resistors and measurement equipment

Clock Distribution Converts a single-ended 30-GHz clock signal CML INV Converts a single-ended 30-GHz clock signal to a differential signal with 750mVPP swing

Chip Micrograph Manufactured using IBM’s 0.13µm CMOS technology The circuit operates from a 1.8V supply and consumes 150mA. TIA CS Diff. Pair Diff. Pair DRV THA CML INV CML INV 1mm CML INV TIA CS 1mm

Measurement Results: SP

Measurement Results: SP II

Time Domain

Frequency Domain I

Frequency Domain II

Frequency Domain III

Circuit Comparison fsample [GS/s] Track BW [GHz] THD [dB @ fin] Supply [V] Power [mW] Process [N / fT] This Work 30 7 -30 @ 1GHz -29 @ 7GHz 1.8 270 CMOS 0.13µm I. H. Wang el. al. Electronic Letters 06 10 N/A -24.7 @ 5GHz 200 0.18µm J. Lee et. al. JSSC 03 12 14 -23.3 @ 12GHz -5.2 390 InP 120 GHz S. Shahramian et al. CSICS 05 40 43 -27 @ 20GHz -29 @ 10GHz 3.6 540 SiGe 160 GHz Y. Lu et. al. BCTM 05 5.5 -52.4 @ 1.5GHz 3.5 700 200 GHz

Conclusion CMOS emerges as a contender for high speed DSP based equalizers Discussed the design methodology for CMOS switched source follower THA Demonstrated the first 30-GS/sec THA in CMOS

Acknowledgement CMC for chip fabrication and providing CAD tools NSERC for financial support OIT and CFI for equipment ECIT for providing the network analyzer