A N DY Trigger and DAQ System A N DY Review Chris Perkins UC Berkeley/Space Sciences Laboratory Stony Brook University 11/08/2011.

Slides:



Advertisements
Similar presentations
Trigger & DAQ Ole Hansen SBS Collaboration Meeting 19 March 2010.
Advertisements

Kondo GNANVO Florida Institute of Technology, Melbourne FL.
6 Mar 2002Readout electronics1 Back to the drawing board Paul Dauncey Imperial College Outline: Real system New VFE chip A simple system Some questions.
MICE Fiber Tracker Electronics AFEII for MICE (Front end readout board) Recall: AFEs mount on ether side of the VLPC cass, with fibers going to the VLPCs.
Ultrafast 16-channel ADC for NICA-MPD Forward Detectors A.V. Shchipunov Join Institute for Nuclear Research Dubna, Russia
CHL -2 Level 1 Trigger System Fully Pipelined Custom ElectronicsDigitization Drift Chamber Pre-amp The GlueX experiment will utilize fully pipelined front.
TileCal Electronics A Status Report J. Pilcher 17-Sept-1998.
28 February 2003Paul Dauncey - HCAL Readout1 HCAL Readout and DAQ using the ECAL Readout Boards Paul Dauncey Imperial College London, UK.
MICE Tracker Front End Progress Tracker Data Readout Basics Progress in Increasing Fraction of Muons Tracker Can Record Determination of Recordable Muons.
20 Feb 2002Readout electronics1 Status of the readout design Paul Dauncey Imperial College Outline: Basic concept Features of proposal VFE interface issues.
28 August 2002Paul Dauncey1 Readout electronics for the CALICE ECAL and tile HCAL Paul Dauncey Imperial College, University of London, UK For the CALICE-UK.
6 June 2002UK/HCAL common issues1 Paul Dauncey Imperial College Outline: UK commitments Trigger issues DAQ issues Readout electronics issues Many more.
Y. Karadzhov MICE Video Conference Thu April 9 Slide 1 Absolute Time Calibration Method General description of the TOF DAQ setup For the TOF Data Acquisition.
4 Dec 2001First ideas for readout/DAQ1 Paul Dauncey Imperial College Contributions from all of UK: result of brainstorming meeting in Birmingham on 13.
MICE Workshop Sept 2004 AFEII for MICE Recall: AFEs mount on ether side of the VLPC cass, with fibers going to the VLPCs between them. AFE has 8 identical.
STAR-EMC Trigger A. Vander Molen for the EMC Group.
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
Hall A DAQ status and upgrade plans Alexandre Camsonne Hall A Jefferson Laboratory Hall A collaboration meeting June 10 th 2011.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
Performance of PHENIX High Momentum Muon Trigger 1.
Understanding Data Acquisition System for N- XYTER.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
Leo Greiner TC_Int1 Sensor and Readout Status of the PIXEL Detector.
A N DY Status Commissioning with colliding beams (p  +p  at  s=500 GeV) L.C.Bland, for AnDY 5 April 2011 Time Meeting, BNL.
A Front End and Readout System for PET Overview: –Requirements –Block Diagram –Details William W. Moses Lawrence Berkeley National Laboratory Department.
A N DY Status Commissioning with colliding beams (p  +p  at  s=500 GeV) L.C.Bland, for AnDY 8 March 2011 Time Meeting, BNL.
Mircea Bogdan, NSS2007 Oct. 27-Nov.3, 2007 – Honolulu, Hawaii1 Custom 14-Bit, 125MHz ADC/Data Processing Module for the KL Experiment at J-Parc M. Bogdan,
Dec.11, 2008 ECL parallel session, Super B1 Results of the run with the new electronics A.Kuzmin, Yu.Usov, V.Shebalin, B.Shwartz 1.New electronics configuration.
NUMI Off Axis NUMI Off Axis Workshop Workshop Argonne Meeting Electronics for RPCs Gary Drake, Charlie Nelson Apr. 25, 2003 p. 1.
PSI - 11 Feb The Trigger System of the MEG Experiment Marco Grassi INFN - Pisa On behalf of D. Nicolò F. Morsani S. Galeotti.
Shashlyk FE-DAQ requirements Pavel Semenov IHEP, Protvino on behalf of the IHEP PANDA group PANDA FE-DAQ workshop, Bodenmais April 2009.
January 31, MICE DAQ MICE and ISIS Introduction MICE Detector Front End Electronics Software and MICE DAQ Architecture MICE Triggers Status and Schedule.
12GeV Trigger Workshop Christopher Newport University 8 July 2009 R. Chris Cuevas Welcome! Workshop goals: 1.Review  Trigger requirements  Present hardware.
Update on final LAV front-end M. Raggi, T. Spadaro, P. Valente & G. Corradi, C. Paglia, D. Tagnani.
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
All Experimenters MeetingDmitri Denisov Week of July 7 to July 15 Summary  Delivered luminosity and operating efficiency u Delivered: 1.4pb -1 u Recorded:
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
KLM Trigger Status Barrel KLM RPC Front-End Brandon Kunkler, Gerard Visser Belle II Trigger and Data Acquistion Workshop January 17, 2012.
Jefferson Laboratory Hall A SuperBigBite Spectrometer Data Acquisition System Alexandre Camsonne APS DNP 2013 October 24 th 2013 Hall A Jefferson Laboratory.
Update on the project - selected topics - Valeria Bartsch, Martin Postranecky, Matthew Warren, Matthew Wing University College London CALICE a calorimeter.
FVTX Electronics (WBS 1.5.2, 1.5.3) Sergey Butsyk University of New Mexico Sergey Butsyk DOE FVTX review
Leo Greiner IPHC beam test Beam tests at the ALS and RHIC with a Mimostar-2 telescope.
STAR Pixel Detector readout prototyping status. LBNL-IPHC-06/ LG22 Talk Outline Quick review of requirements and system design Status at last meeting.
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
HPS TDAQ Review Sergey Boyarinov, Ben Raydo JLAB June 18, 2014.
A N DY Status Commissioning with colliding beams (p  +p  at  s=500 GeV) L.C.Bland, for AnDY 22 February 2011 Time Meeting, BNL.
Vladimir Zhulanov for BelleII ECL group Budker INP, Novosibirsk INSTR2014, Novosibirsk 2014/02/28 1.
Super BigBite DAQ & Trigger Jens-Ole Hansen Hall A Collaboration Meeting 16 December 2009.
A N DY Status Commissioning with colliding beams (p  +p  at  s=500 GeV) L.C.Bland, for AnDY 19 April 2011 Time Meeting, BNL.
The LHCb Calorimeter Triggers LAL Orsay and INFN Bologna.
DAQ and Trigger for HPS run Sergey Boyarinov JLAB July 11, Requirements and available test results 2. DAQ status 3. Trigger system status and upgrades.
 13 Readout Electronics A First Look 28-Jan-2004.
DAQ ACQUISITION FOR THE dE/dX DETECTOR
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
PSD Front-End-Electronics A.Ivashkin, V.Marin (INR, Moscow)
AFE II Status First board under test!!.
PADME L0 Trigger Processor
Data Acquisition (DAQ) Status
A First Look J. Pilcher 12-Mar-2004
LHCb calorimeter main features
FPGA-based Time to Digital Converter and Data Acquisition system for High Energy Tagger of KLOE-2 experiment L. Iafolla1,4, A. Balla1, M. Beretta1, P.
Example of DAQ Trigger issues for the SoLID experiment
BESIII EMC electronics
Commissioning of the ALICE-PHOS trigger
The CMS Tracking Readout and Front End Driver Testing
August 19th 2013 Alexandre Camsonne
Presentation transcript:

A N DY Trigger and DAQ System A N DY Review Chris Perkins UC Berkeley/Space Sciences Laboratory Stony Brook University 11/08/2011

A N DY Measurement Requirements Want to measure π 0 and high pair-mass Drell-Yan continuum between J/Ψ and ϒ Need to measure Invariant Mass and Position of reconstructed particles Need sufficient resolution of deposited energy and position Beam-Beam Counters (BBC) need relatively crude timing resolution of hits for basic Minimum Bias Trigger RHIC Crossing Rate : 10 MHz Hadronic Interaction Cross Section : ~30 mb Drell-Yan Signal Cross Section : ~7 x mb at 500GeV Need reconfigurable Digital Trigger System/Pattern Recognition to distinguish signal from other interactions 11/08/11Chris Perkins2

Portability of Trigger/DAQ System Overall design of A N DY Trigger/DAQ system was ported from STAR Experiment Trigger System 11/08/11Chris Perkins3 Portion of STAR Trigger Tree A N DY Trigger Tree – Run 2011 System and custom electronics have general utility as Trigger/DAQ system for other experiments

Trigger and DAQ System Overview 11/08/11Chris Perkins4 Digitization, Buffering, Preliminary Trigger Algorithms Triggering Custom Data Network DAQ Receiver (Linux) Start/St op Data Taking All Custom Designed and Built Electronics

Digitizing, Buffering, and Trigger Algorithm Boards – Digitizes Analog PMT Input Signals – Buffers incoming data – Performs initial Trigger Algorithm on data – Trigger data Read out over VME – Onboard Memory: Enough to store 7ms worth of data – Low Noise: RMS Pedestal variation < 1 count 11/08/11Chris Perkins5 – 32 Analog Input channels – 32 Digital Output bits – To Trigger Tree – 32 Discriminator Outputs – For timing triggers – Programmable FPGA over VME – For Trigger algorithms QT Boards :

QT Boards (Continued) 11/08/11Chris Perkins6 Daughterboard Datapath – Custom designed charge integrator circuit for PMT input signals – 12-bit, 70 MSPS Analog-to-digital converters – Configuration programmable over VME: – Daughterboard FPGAs (containing trigger algorithms) – Digitizer Gate Start/Stop (1 ns steps) – Discriminator Thresholds – Dynamic range and sensitivity: – GeV, ~0.05 Gev (12 bit dynamic range) – ~ 0.25 pC/count ADC – Linearity over the full range – Active Capture Time: ~85ns per crossing (~85%) Motherboard Datapath

Data Storage and Manipulation (DSM) Boards – 128 Digital Input bits Differential Signaling From QT or DSM 16 channels x 8 bits – 32 Digital Output bits – Programmable FPGA over VME For Trigger Algorithms – Buffered data readout over VME – Performs trigger algorithm on 128 input bits to produce 32 output bits for next layer of trigger tree 11/08/11Chris Perkins7 DSM Datapath

Clock Distribution Need to keep all boards in sync across many VME crates Custom designed RHIC Clock and Control (RCC) Board Buffers incoming clock from accelerator (~ 10 MHz) Fans out clock and control signals to individual trigger boards and digitizer board VME crates Configurable phase controls 11/08/11Chris Perkins8

Data Acquisition Receiver Current bottleneck is boards readout serially over VME backplane Additional VME crates/Trigger boards can be added to system with no penalty because VME crates readout in parallel Events can currently be collected at ~ 3kHz depending on detector occupancy – Further optimization is still ongoing 11/08/11Chris Perkins9 Individual boards in each VME crate are readout over the VME backplane Data is sent to an aggregating DAQ receiver over a custom built Fiber Data Network (overall data rate ~ 2 Gb/s) Standard Linux machine (DAQ) houses custom built PCI card to receive digitized and triggered data Token indexing system correlates packets from each crate and assembles into full event

A N DY Experimental Setup RHIC Run /08/11Chris Perkins10 ZDC-Blue ZDC-Yellow BBC-Yellow

A N DY in January, 2011 Left/right symmetric HCal Left/right symmetric ECal Left/right symmetric preshower Trigger/DAQ electronics Blue-facing BBC Beryllium vacuum pipe 11/08/1111Chris Perkins

11/08/11Chris Perkins12 Trigger Electronics Tree – Run 2011 Data funnels through digital electronics tree with algorithms performed at each level Last board in tree makes final decision whether or not to trigger and readout data Trigger algorithms in FPGAs for easily reconfigurable triggers (over VME) Trigger system can look at every RHIC crossing for a trigger (10 MHz) (nearly zero deadtime) Digitizers/Buffering/Data Manipulation Digital Trigger Tree

Trigger Crate Layout – Run Total VME Crates 11/08/11Chris Perkins13

Detector Diagram – Run 2012 Add 20 HCAL Modules to close gap above and below beam pipe Test GEM Trackers using independent Scalable Readout System (SRS) 11/08/11Chris Perkins14

Trigger Electronics Tree – Run 2012 Add 20 HCAL Modules Signals will fit into existing HCAL QT Boards No Changes to Trigger Tree from Run /08/11Chris Perkins15

Trigger Crate Layout – Run 2012 Same as Run /08/11Chris Perkins16

Detector Diagram – Run /08/11Chris Perkins17 No BBC Blue Add new PreShower Add ECal Blue Old PreShower -> Mid Y ECal -> Ecal Yellow Expanded HCAL Add first two GEM tracking stations (not shown) Triggered from trigger system Readout using “Scalable Readout System” (SRS) Data Acquisition independent from rest of AnDY DAQ system

Trigger Electronics Tree – Run 2013 No BBC Blue (-1 QT, -1 TAC) Add new PreShower (+10 QT, +4 TAC) Add ECal Blue (+50 QT, +5 DSM) Old PreShower -> Mid Y (+4 QT, +6 TAC) ECal -> Ecal Y Expanded HCAL (+2 QT) 11/08/11Chris Perkins18

Trigger Crate Layout – Run Total VME Crates will fit into existing STP Data Network Crates readout in parallel so same DAQ rate capabilities 11/08/11Chris Perkins19

Detector Diagram – Run 2014 Add Third Tracking Station 11/08/11Chris Perkins20

Trigger Electronics Tree – Run 2014 Add Third Tracking station Detector Implementation still TBD as well as Trigger/DAQ Interface Trigger Tree same as Run 2013 until Tracking finalized 11/08/11Chris Perkins21

Trigger Crate Layout – Run 2014 Same as Run 2013 until Tracking design is finalized 11/08/11Chris Perkins22

Reconfigurable FPGA Trigger Algorithms 11/08/11Chris Perkins23 The following triggers have been developed so far and can be interleaved with each other during data-taking: LED (for monitoring detector stability/gains) Cosmic-rays (for relative calibration of Hcal) Minimum-bias (based on BBC) ECal Sum (for triggering on π 0 ) HCal Sum (for triggering on jets) ZDC (for local polarimetry)

Jet Trigger 11/08/11Chris Perkins24 Jet Trigger = Threshold on HCal Sum with BBC collision requirement Crossings before and after Jet trigger are relatively clean Delivered luminosity is fully recorded, with minimal impact from livetime

Example : Jet Triggered Events 11/08/11Chris Perkins25 Select from jet-trigger events for HCal “high-tower” to be centered in module Display for each detector of each module the ADC count as color scale (black=greatest count  yellow=lowest count) Events look “jetty”, as expected

Scaler Boards Capable of capturing input bits for every RHIC crossing (~10 MHz) Currently 30 input bits but easily expandable in the future Data is streamed to Linux Data Receivers and stored on disk 11/08/11Chris Perkins26 Top Bottom

Conclusions STAR Trigger System Infrastructure Design was successfully ported to AnDY Trigger/DAQ System for Run 2011 A suite of simultaneously running triggers was developed and used in 2011 Expanded detector set in future runs will fit into current Trigger/DAQ system while retaining current DAQ rate capabilities 11/08/11Chris Perkins27

Backup Slides 11/08/1128Chris Perkins