Bulk MEMS 2014, Part 1 Types of MEMS Bulk MEMS: anisotropic wet or DRIE of bulk silicon SOI MEMS: DRIE or wet etching of SOI.

Slides:



Advertisements
Similar presentations
MICROELECTROMECHANICAL SYSTEMS ( MEMS )
Advertisements

Gyroscopes based on micromechanical systems, MEMS gyroscopes are miniaturized variant of Coriolis vibratory gyros (CVG). Miniaturization is that a vibrating.
Process Flow Steps Steps –Choose a substrate  Add epitaxial layers if needed –Form n and p regions –Deposit contacts and local interconnects –Deposit.
MICROFLEX S Beeby, J Tudor, University of Southampton Introduction to MEMS What is MEMS? What do MEMS devices look like? What can they do? How do we make.
NOVEL PROCESSES FOR SOI-BASED MEMS AT VTT
C. Hibert, EPFL-CMICMI-Comlab revue, june 4th, 2002 Dry etching in MEMS fabrication by Cyrille Hibert in charge of etching activities in CMI clean room.
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
Chapter 14: Fundamentals of Microelectromechanical Systems
Bulk Micromachining of Silicon for MEMS Mustafa G. Guvench, Ph.D. University of Southern Maine.
Applications: Angular Rate Sensors (cont’d)
Micro-Electro-Mechanical Systems (MEMS)
SOIMUMPs Process Flow Keith Miller Foundry Process Engineer.
Bulk MEMS 2013, Part 2
MEMs Fabrication Alek Mintz 22 April 2015 Abstract
Device Fabrication Example
Surface micromachining
Bulk Micromachining of Silicon for MEMS
ES 176/276 – Section # 2 – 09/19/2011 Brief Overview from Section #1 MEMS = MicroElectroMechanical Systems Micron-scale devices which transduce an environmental.
Thin Film Deposition Quality – composition, defect density, mechanical and electrical properties Uniformity – affect performance (mechanical , electrical)
Surface MEMS 2014 Part 1
Why do we put the micro in microelectronics?. Why Micro? 1.Lower Energy and Resources for Fabrication 2.Large Arrays 3.Minimally Invasive 4.Disposable.
Wet Bulk Micromachining –
Chapter Extra-2 Micro-fabrication process
Copyright Prentice-Hall Chapter 29 Fabrication of Microelectromechanical Devices and Systems (MEMS)
© Pearson & GNU Su-Jin Kim MEMS Manufacturing Processes MEMS Devices The MEMS(Microelectromechanical systems) devices can be made through the IC Process:
ISAT 436 Micro-/Nanofabrication and Applications
Top Down Manufacturing
Top Down Method Etch Processes
1 3 MEMS FABRICATION Ken Gilleo PhD ET-Trends LLC 24%
Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 3, slide 1 Introduction to Electronic Circuit Design.
CORPORATE INSTITUTE OF SCIENCE & TECHNOLOGY, BHOPAL DEPARTMENT OF ELECTRONICS & COMMUNICATIONS NMOS FABRICATION PROCESS - PROF. RAKESH K. JHA.
MEMS Fabrication: Process Flows and Bulk Silicon Etching
 Refers to techniques for fabrication of 3D structures on the micrometer scale  Most methods use silicon as substrate material  Some of process involved.
Thin Film Deposition. Types of Thin Films Used in Semiconductor Processing Thermal Oxides Dielectric Layers Epitaxial Layers Polycrystalline Silicon Metal.
Fab - Step 1 Take SOI Wafer Top view Side view Si substrate SiO2 – 2 um Si confidential.
Process integration Wafer selection active role for the wafer ? passive role ? –thermal conductivity –optical transparency –flat,
MEMS 2016 Part 2 (Chapters 29 & 30)
Wafer bonding (Chapter 17) & CMP (Chapter 16)
(Chapters 29 & 30; good to refresh 20 & 21, too)
Micro Electro Mechanical Systems (MEMS) Device Fabrication
1 Device Fabrication And Diffusion Overview 5 and 8 February 2016 Silicon Wafer Production-Refer to Chapter “0” Prologue Raw material ― Polysilicon nuggets.
Etching Chapters 11, 20, 21 (we will return to this topic in MEMS)
Introduction to microfabrication, chapter 1 Figures from: Franssila: Introduction to Microfabrication unless indicated otherwise.
Microfabrication for fluidics, basics and silicon
Solar Cells Fabrication: Surface Processing
Process integration 2: double sided processing, design rules, measurements
Wafer bonding (Chapter 17) & CMP (Chapter 16)
Lecture 3 Fundamentals of Multiscale Fabrication
Process integration 1: cleaning, sheet resistance and resistors, thermal budget, front end
Simplified process flow for bonding interface characterization
Microfabrication CHEM-E5115 sami. fi victor
Bonding interface characterization devices
Temperature Sensors on Flexible Substrates
MEMS Two-Phase Vapor Escape Heat Exchanger
MEMS, Fabrication Cody Laudenbach.
MEMS Two-Phase Vapor Escape Heat Exchanger
MEMS TECHNOLOGY By Rogerio Furlan.
Etch-Stop Techniques : (1) Doping Selective Etching (DSE)
MicroSystems & MicroFluidics Lab
Process flow part 2 Develop a basic-level process flow for creating a simple MEMS device State and explain the principles involved in attaining good mask.
Memscap - A publicly traded MEMS company
Layer Transfer Using Plasma Processing for SMART-Wafer
MicroElectroMechanical Systems
(2) Incorporation of IC Technology Example 18: Integration of Air-Gap-Capacitor Pressure Sensor and Digital readout (I) Structure It consists of a top.
SILICON MICROMACHINING
Device Fabrication And Diffusion Overview
BONDING The construction of any complicated mechanical device requires not only the machining of individual components but also the assembly of components.
David R. Pedersen, Michael H. Guddal University of California, Davis
IC Fabrication Overview Procedure of Silicon Wafer Production
Device Fabrication And Diffusion Overview
Presentation transcript:

Bulk MEMS 2014, Part 1

Types of MEMS Bulk MEMS: anisotropic wet or DRIE of bulk silicon SOI MEMS: DRIE or wet etching of SOI wafers Surface MEMS: thin films on top of a wafer Integrated MEMS: CMOS and MEMS on same chip

Bulk MEMS

Bulk MEMS: backside vs. front side machining

SOI MEMS

Surface MEMS imec-thin-packaged-mems.html "Physics and Technology of Silicon Carbide Devices", book edited by Yasuto Hijikata,

CMOS-MEMS a b b) single crystal silicon MEMS by backside DRIE a) thin film MEMS by front side dry plasma release;

Aspects of MEMS integration Bulk and SOI MEMS are highly 3D Bulk and SOI MEMS are often double sided DRIE & KOH etching Bonding often involved Package to accomodate moving parts

Wafer bonding direct bonding: Si/Si, glass/glass, PMMA/PMMA,…a.k.a. fusion bonding anodic bonding (AB): Si/glass, glass/Si/glass thermo-compression bonding (TCB): Au-Au eutectic bonding: Si/Au (363 o C) glass frit bonding: glass melting adhesive bonding: “glues” applied, any substrate

Basic requirements for bonding Wafers are flat (no centimeter scale wavyness) Wafer are smooth (not rough on atomic/nanometer scale) Materials form chemical bonds across their interface High stresses are avoided No interface bubbles develop

Bonding

Alkaline anisotropic etchants EtchantKOHTMAH Rate (at 80 o C)1 µm/min0.5 Typical concentration40%25% Selectivity (100):(111)200:130:1 Selectivity Si:SiO 2 200:12000:1 Selectivity Si:Si 3 N :12000:1 Etch stop factor (10 20 cm -3 )

Membrane formation Nitride membrane; no timing needed Timed silicon membrane; thickness depends on etch rate and wafer thickness control. Thin membrane thickness control bad. SOI wafer, membrane thickness determined by SOI device layer thickness

Boron etch stop = highly doped silicon not etched in KOH

Piezoresistive pressure sensor Boron doped p++ membrane is a passive structure ! Active elements consist of the deposited polysilicon resistors.

Boron etch stop for AFM b a c a)oxide masked etching of tip; b)b) p++ boron doping on front side; c)KOH etching from backside, stopping on p++ layer.

Convex corner undercutting From: Maluf

Undercut by misorientation or design

Membrane structures by surface micromachining

Undercutting & corner compensation Without compensation With compensation Corner not sharp, but narrow slit Corner sharp but wide slits

Corner compensation structures

Etching mesas and pyramids H.Schröder, E. Obermeier, A. Horn, G. Wachutka, Convex Corner Undercutting of {100} Silicon in Anisotropic KOH Etching, J. Microelectromechanical Systems, v. 10 (1) March 2001, p.88 Mask undercut will lead eventually to a pyramid

20% KOH 100 um 20% KOH + 5% IPA 100 um Adding IPA reduces the underetch, and similarly many surfactants change crystal plane selectivity Undercutting depends on exact etch chemistry and conditions

Peeling mask Figure 20.4 a b Fig Also known as nested mask

Thermal pressure sensor (2) heat sink heater resistor thermopile nitride p0p0 p0p0 p1p1

Thermal pressure sensor (2)

Membrane formation Nitride membrane; no timing needed Timed silicon membrane; thickness depends on etch rate and wafer thickness control. Thin membrane thickness control bad. SOI wafer, membrane thickness determined by SOI device layer thickness

Piezoresistive pressure sensor Boron doped p++ membrane is a passive structure ! Active elements consist of the deposited polysilicon resistors.

Micro hot plate: nitride membrane Pt heater Nitride Pt measurement electrodes sensor material oxide